# ADC10662/ADC10664 10-Bit 360 ns A/D Converter with Input Multiplexer and Sample/Hold <br> Check for Samples: ADC10662, ADC10664 

## FEATURES

## - Built-In Sample-and-Hold

- Single +5 V Supply
- No External Clock Required
- Speed Adjust Pin for Faster Conversions


## APPLICATIONS

- Digital Signal Processor Front Ends
- Instrumentation
- Disk Drives
- Mobile Telecommunications


## KEY SPECIFICATIONS

- Conversion Time 360 ns (Typical)
- Max. Sampling Rate: 1.5 MHz (Min)
- Low Power Consumption 235 mW (Max)
- Total Harmonic Distortion ( 50 kHz ): - 60 dB (Max)
- No Missing Codes Over Temperature


## DESCRIPTION

NOTE: The ADC10662 is obsolete. It is described here for reference only.
Using an innovative, patented multistep (U.S. Patent Number 4918449) conversion technique, these 10-bit CMOS analog-to-digital converters offer submicrosecond conversion times yet dissipating a maximum of only 235 mW . These converters perform 10-bit conversions in two lower-resolution "flashes", yielding a fast A/D without the cost, power consumption, and other problems associated with true flash approaches. In addition to standard static performance specifications (Linearity, Full-Scale Error, etc.), dynamic performance (THD, $\mathrm{S} / \mathrm{N}$ ) is ensured.

The analog input voltage ADC is sampled and held by an internal sampling circuit. Input signals at frequencies from DC to over 250 kHz can therefore be digitized accurately without the need for an external sample-and-hold circuit.

Connecting an external resistor between the "speedup" pin and ground reduces the typical conversion time to as little as 360 ns for a small linearity sacrifice.

For ease of interface to microprocessors, the ADC10662 and ADC10664 have been designed to appear as a memory location or I/O port without the need for external interface logic.

## Simplified Block Diagram


*ADC10664 Only

[^0]
## Connection Diagram



Figure 1. Top View


Figure 2. Top View

NOTE: The ADC10662 is obsolete; shown for reference only.
PIN DESCRIPTIONS

| Pin Function | Description |
| :---: | :---: |
| DV ${ }_{\text {cc }}, \mathrm{AV}_{\mathrm{CC}}$ | Digital and analog positive supply voltage inputs. Connect both to the same voltage source, but bypass separately with a $0.1 \mu \mathrm{~F}$ ceramic capacitor in parallel with a $10 \mu \mathrm{~F}$ tantalum capacitor to ground at each pin. |
| $\overline{\text { INT }}$ | Active low interrupt output. $\overline{\mathrm{NT}}$ goes low at the end of each conversion, and returns high following the rising edge of RD. |
| $\overline{\mathrm{S}} / \mathrm{H}$ | Sample/Hold control input. When this pin is forced low (and $\overline{\mathrm{CS}}$ is low), the analog input signal to be sampled and initiates a new conversion. |
| $\overline{\mathrm{RD}}$ | Active low Read control input. When this $\overline{\mathrm{RD}}$ and $\overline{\mathrm{CS}}$ are low, any data present in the output registers will be placed on the data bus. |
| $\overline{\mathrm{CS}}$ | Active low Chip Select control input. When low, this pin enables the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{S}} / \mathrm{H}$ pins. |
| S0, S1 | These pins select the analog input that will be connected to the A/D during the conversion. The input is selected based on the state of S0 and S1 when $\overline{\mathrm{S}} / \mathrm{H}$ makes its High-to-Low transition (See Timing Diagrams). The ADC10664 includes both S0 and S1. The ADC10662 includes just S0. |
| $\mathrm{V}_{\text {REF- }}, \mathrm{V}_{\text {REF }+}$ | Reference voltage inputs. They may be placed at any voltage between $G N D$ and $\mathrm{V}_{\mathrm{CC}}$, but $\mathrm{V}_{\mathrm{REF}+}$ must be greater than $\mathrm{V}_{\text {REF-. }}$ An input voltage equal to $\mathrm{V}_{\text {REF- }}$ produces an output code of 0 , and an input voltage equal to ( $\mathrm{V}_{\text {REF+ }}-1 \mathrm{LSB}$ ) produces an output code of 1023. |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IN} 0}, \mathrm{~V}_{\mathrm{IN} 1}, \mathrm{~V}_{\mathrm{IN} 2}, \\ & \mathrm{~V}_{\mathrm{IN} 3}, \end{aligned}$ | Analog input pins. The ADC10662 has two inputs ( $\mathrm{V}_{\mathrm{IN} 0}$ and $\mathrm{V}_{\mathrm{IN} 1}$ ) and the ADC10664 has four inputs ( $\mathrm{V}_{\mathrm{IN} 0}, \mathrm{~V}_{\mathrm{IN} 1}, \mathrm{~V}_{\mathrm{IN} 2}$ and $\mathrm{V}_{\mathrm{IN} 3}$ ). The impedance of the source should be less than $500 \Omega$ for best accuracy and conversion speed. For accurate conversions, no input pin (even one that is not selected) should be driven more than 50 mV above $\mathrm{V}_{\mathrm{CC}}$ or 50 mV below ground. |
| GND, AGND, DGND | Power supply ground pins. The ADC10662 and ADC10664 have separate analog and digital ground pins (AGND and DGND) for separate bypassing of the analog and digital supplies. The ground pins should be connected to a stable, noise-free system ground. Both pins should be returned to the same potential. |
| DB0-DB9 | TRI-STATE output pins. |
| SPEEDADJ | By connecting a resistor between this pin and ground, the conversion time can be reduced. The specifications listed in the table of Electrical Characteristics apply for a speed adjust resistor ( $\mathrm{R}_{\mathrm{SA}}$ ) equal to $14.0 \mathrm{k} \Omega$ (Mode 1 ) or $8.26 \mathrm{k} \Omega$ (Mode 2). See Typical Performance Characteristics and the table of Electrical Characteristics. |

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings ${ }^{(1)(2)(3)}$

| Supply Voltage ( $\left.\mathrm{V}^{+}=\mathrm{AV}_{\mathrm{CC}}=\mathrm{DV}_{\mathrm{CC}}\right)$ |  |  | -0.3 V to +6 V |
| :---: | :---: | :---: | :---: |
| Voltage at Any Input or Output |  |  | -0.3 V to $\mathrm{V}^{+}+0.3 \mathrm{~V}$ |
| Input Current at Any Pin ${ }^{(4)}$ |  |  | 5 mA |
| Package Input Current ${ }^{(4)}$ |  |  | 20 mA |
| Power Dissipation ${ }^{(5)}$ |  |  | 875 mW |
| ESD Susceptibility ${ }^{(6)}$ |  |  | 2000 V |
| Soldering Information | N Package (10 Sec) |  | $260^{\circ} \mathrm{C}$ |
|  |  | Vapor Phase (60 Sec) | $215^{\circ} \mathrm{C}$ |
|  | SOIC Package | Infrared (15 Sec) | $220^{\circ} \mathrm{C}$ |
| Storage Temperature Range |  |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature |  |  | $150^{\circ} \mathrm{C}$ |

(1) All voltages are measured with respect to GND, unless otherwise specified.
(2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional. These ratings do not ensure specific performance limits, however. For ensured specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
(4) When the input voltage $\left(\mathrm{V}_{\mathbb{I N}}\right)$ at any pin exceeds the power supply rails $\left(\mathrm{V}_{\mathbb{I N}}<G N D\right.$ or $\left.\mathrm{V}_{\mathbb{I N}}>\mathrm{V}^{+}\right)$the absolute value of current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can safely exceed the power supplies with an input current of 5 mA to four.
(5) The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{J M A X}, \theta_{J A}$ and the ambient temperature, $T_{A}$. The maximum allowable power dissipation at any temperature is $P_{D}=\left(T_{J M A X}-T_{A}\right) / \theta_{J A}$ or the number given in the Absolute Maximum Ratings, whichever is lower. In most cases, the maximum derated power dissipation will be reached only during fault conditions. For these devices, TJMAx for a board-mounted device can be found in Package Thermal Resistance. $^{\text {fan }}$
(6) Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.

## Operating Ratings ${ }^{(1)(2)}$

| Temperature Range | $T_{\text {MIN }} \leq T_{A} \leq T_{M A X}=-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage Range | +4.5 V to +5.5 V |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional. These ratings do not ensure specific performance limits, however. For ensured specifications and test conditions, see the Electrical Characteristics. The specified specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
(2) All voltages are measured with respect to GND, unless otherwise specified.

## Package Thermal Resistance

| Device | $\boldsymbol{\theta}_{\text {JA }}\left({ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :---: |
| ADC10662CIWM | 82 |
| ADC10664CIWM | 78 |

## Converter Characteristics

The following specifications apply for $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(+)}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(-)}=\mathrm{GND}$, and Speed Adjust pin connected to ground through a $14.0 \mathrm{k} \Omega$ resistor (Mode 1) or an $8.26 \mathrm{k} \Omega$ resistor (Mode 2) unless otherwise specified. Boldface limits apply for $\mathrm{T}_{\mathrm{A}}$ $=\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\text {Min }}$ to $\mathrm{T}_{\text {Max }}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Typical ${ }^{(1)}$ | Limit ${ }^{(2)}$ | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Resolution |  |  | 10 | Bits |
|  | Integral Linearity Error |  | $\pm 0.5$ | $\pm 1.0 / \pm 1.5$ | LSB (max) |
|  | Offset Error |  |  | $\pm 1.5$ | LSB (max) |
|  | Full-Scale Error |  |  | $\pm 1$ | LSB (max) |
|  | Total Unadjusted Error |  | $\pm 0.5$ | $\pm 1.5 / \pm 2.2$ | LSB |
|  | Missing Codes |  |  | 0 | (max) |
|  | Power Supply Sensitivity | $\mathrm{V}^{+}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {REF }}=4.5 \mathrm{~V}$ | $\pm 1 / 16$ |  | LSB |
|  |  | $\mathrm{V}^{+}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {REF }}=4.5 \mathrm{~V}$ | $\pm 1 / 8$ |  | LSB |
| THD | Total Harmonic Distortion ${ }^{(3)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}, 4.85 \mathrm{~V}_{\text {P-P }} \\ & \mathrm{f}_{\text {IN }}=50 \mathrm{kHz}, 4.85 \mathrm{~V}_{\text {P-P }} \\ & \mathrm{f}_{\text {IN }}=100 \mathrm{kHz}, 4.85 \mathrm{~V}_{\text {P-P }} \\ & \mathrm{f}_{\mathrm{IN}}=240 \mathrm{kHz}, 4.85 \mathrm{~V}_{\text {P-P }} \end{aligned}$ | $\begin{aligned} & -68 \\ & -66 \\ & -62 \\ & -58 \\ & \hline \end{aligned}$ | -60 | $\begin{gathered} \mathrm{dB} \\ \mathrm{~dB}(\text { max }) \\ \mathrm{dB} \\ \mathrm{~dB} \end{gathered}$ |
| SNR | Signal-to-Noise Ratio ${ }^{(3)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}, 4.85 \mathrm{~V}_{\text {P-P }} \\ & \mathrm{f}_{\text {IN }}=50 \mathrm{kHz}, 4.85 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \\ & \mathrm{f}_{\mathrm{IN}}=100 \mathrm{kHz}, 4.85 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \end{aligned}$ | $\begin{aligned} & 61 \\ & 60 \\ & 60 \end{aligned}$ | 58 | $\begin{gathered} \mathrm{dB} \\ \mathrm{~dB}(\min ) \\ \mathrm{dB} \end{gathered}$ |
| ENOB | Effective Number of Bits ${ }^{(3)}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}, 4.85 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \\ & \mathrm{fiN}_{\mathrm{IN}}=50 \mathrm{kHz}, 4.85 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} \end{aligned}$ | $\begin{aligned} & 9.6 \\ & 9.5 \end{aligned}$ | 9 | $\begin{gathered} \text { Bits } \\ \text { Bits (min) } \end{gathered}$ |
| $\mathrm{R}_{\text {REF }}$ | Reference Resistance |  | 650 | $\begin{aligned} & 400 \\ & 900 \end{aligned}$ | $\begin{aligned} & \Omega(\min ) \\ & \Omega(\max ) \end{aligned}$ |
| $\mathrm{V}_{\text {REF (+) }}$ | $\mathrm{V}_{\text {REF(+) }}$ Input Voltage |  |  | $\mathrm{V}^{+}+0.05$ | V (max) |
| $\mathrm{V}_{\text {REF( }(-)}$ | $\mathrm{V}_{\text {REF() }}$ Input Voltage |  |  | GND - 0.05 | $V$ (min) |
| $\mathrm{V}_{\text {REF(+) }}$ | $\mathrm{V}_{\text {REF (+) }}$ Input Voltage |  |  | $\mathrm{V}_{\text {REF( }}$ ) | $V$ (min) |
| $\mathrm{V}_{\text {REF( }(-)}$ | $\mathrm{V}_{\text {REF(-) }}$ Input Voltage |  |  | $\mathrm{V}_{\text {REF }(+)}$ | $V$ (max) |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage |  |  | $\mathrm{V}^{+}+0.05$ | $V$ (max) |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage |  |  | GND - 0.05 | $V(\min )$ |
|  | OFF Channel Input Leakage Current | $\overline{\mathrm{CS}}=\mathrm{V}^{+}, \mathrm{V}_{\text {IN }}=\mathrm{V}^{+}$ | 0.01 | 3 | $\mu \mathrm{A}$ (max) |
|  | ON Channel Input Leakage Current | $\overline{\mathrm{CS}}=\mathrm{V}^{+}, \mathrm{V}_{\text {IN }}=\mathrm{V}^{+}$ | $\pm 1$ | -3 | $\mu \mathrm{A}$ (max) |

(1) Typical figures represent most likely parametric norm.
(2) Tested limits are ensured to AOQL (Average Outgoing Quality Level).
(3) THD, SNR, and ENOB are tested in Mode 1. Measuring these quantities in Mode 2 yields similar values.

## DC Electrical Characteristics

The following specifications apply for $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(+)}=5 \mathrm{~V} \mathrm{~V}_{\mathrm{REF}(-)}=\mathrm{GND}$, and Speed Adjust pin connected to ground through a $14.0 \mathrm{k} \Omega$ resistor (Mode 1) or an $8.26 \mathrm{k} \Omega$ resistor (Mode 2) unless otherwise specified. Boldface limits apply for $\mathrm{T}_{\mathrm{A}}$ $=\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$; all other limits $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Typical ${ }^{(1)}$ | Limit ${ }^{(2)}$ | $\begin{gathered} \text { Units } \\ \text { (Limits) } \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathbf{I N}(1)}$ | Logical "1" Input Voltage | $\mathrm{V}^{+}=5.5 \mathrm{~V}$ |  | 2.0 | $V$ (min) |
| $\mathrm{V}_{\mathrm{IN}(0)}$ | Logical "0" Input Voltage | $\mathrm{V}^{+}=4.5 \mathrm{~V}$ |  | 0.8 | $V$ (max) |
| $\operatorname{lin}_{\text {(1) }}$ | Logical "1" Input Current | $\mathrm{V}_{1 N(1)}=5 \mathrm{~V}$ | 0.005 | 3.0 | $\mu \mathrm{A}(\max )$ |
| $\mathrm{I}_{\operatorname{IN}(0)}$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IN}(0)} 0 \mathrm{~V}$ | -0.005 | -3.0 | $\mu \mathrm{A}$ (max) |
| $\mathrm{V}_{\text {OUT(1) }}$ | Logical "1" Output Voltage | $\begin{aligned} & \mathrm{V}^{+}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-360 \mu \mathrm{~A} \\ & \mathrm{~V}^{+}=4.5 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-10 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{gathered} 2.4 \\ 4.25 \end{gathered}$ | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logical "0" Output Voltage | $\mathrm{V}^{+}=4.5 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=1.6 \mathrm{~mA}$ |  | 0.4 | $V$ (max) |
| lout | TRI-STATE Output Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5 \mathrm{~V} \\ & \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.1 \\ -0.1 \end{gathered}$ | $\begin{gathered} 50 \\ -50 \end{gathered}$ | $\mu \mathrm{A}(\max )$ $\mu \mathrm{A}(\max )$ |
| $\mathrm{DI}_{\mathrm{CC}}$ | DV ${ }_{\text {CC }}$ Supply Current | $\overline{\mathrm{CS}}=\overline{\mathrm{S}} / \mathrm{H}=\overline{\mathrm{RD}}=0$ | 1.0 | 2 | mA (max) |
| $\mathrm{Al}_{\text {CC }}$ | AV CC Supply Current | $\overline{\mathrm{CS}}=\overline{\mathrm{S}} / \mathrm{H}=\overline{\mathrm{RD}}=0$ | 30 | 45 | mA (max) |

(1) Typical figures represent most likely parametric norm.
(2) Tested limits are ensured to AOQL (Average Outgoing Quality Level).

## AC Electrical Characteristics

The following specifications apply for $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=20 \mathrm{~ns}, \mathrm{~V}_{\mathrm{REF}(+)}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF(-) }}=\mathrm{GND}$, and Speed Adjust pin connected to ground through a $14.0 \mathrm{k} \Omega$ resistor (Mode 1) or an $8.26 \mathrm{k} \Omega$ resistor (Mode 2) unless otherwise specified. Boldface limits apply for $T_{A}=T_{J}=T_{\text {MIN }}$ to $T_{\text {MAX }}$; all other limits $T_{A}=T_{J}=+25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Typical ${ }^{(1)}$ | Limit ${ }^{(2)}$ | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t CONV }}$ | Mode 1 Conversion Time from Rising Edge of $\overline{\mathrm{S}} / \mathrm{H}$ to Falling Edge of $\overline{\mathrm{INT}}$ |  | 360 | 466 | ns (max) |
| $\mathrm{t}_{\text {CRD }}$ | Mode 2 Conversion Time |  | 470 | 610 | ns (max) |
| $\mathrm{t}_{\mathrm{ACC} 1}$ | Access Time (Delay from Falling Edge of RD to Output Valid) | Mode 1; $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 30 | 50 | ns (max) |
| $\mathrm{t}_{\mathrm{ACC} 2}$ | Access Time (Delay from Falling Edge of RD to Output Valid) | Mode 2; $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 475 | 616 | ns (max) |
| tsh | Minimum Sample Time | Mode 1 (Figure 3) ${ }^{(3)}$ |  | 150 | ns (max) |
| $\mathrm{t}_{1 \mathrm{H}}, \mathrm{t}_{0 \mathrm{H}}$ | TRI-STATE Control (Delay from Rising Edge of $\overline{R D}$ to High-Z State) | $R_{L}=1 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ | 30 | 60 | ns (max) |
| tinth | Delay from Rising Edge of $\overline{\mathrm{RD}}$ to Rising Edge of INT | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | 25 | 50 | ns (max) |
| $t_{p}$ | Delay from End of Conversion to Next Conversion |  |  | 50 | ns (max) |
| $\mathrm{t}_{\text {MS }}$ | Multiplexer Control Setup Time |  | 10 | 75 | ns (max) |
| $\mathrm{t}_{\mathrm{MH}}$ | Multiplexer Hold Time |  | 10 | 40 | ns (max) |
| $\mathrm{C}_{\mathrm{VIN}}$ | Analog Input Capacitance |  | 35 |  | pF (max) |
| $\mathrm{Cout}^{\text {coin }}$ | Logic Output Capacitance |  | 5 |  | pF (max) |
| $\mathrm{C}_{\text {IN }}$ | Logic Input Capacitance |  | 5 |  | pF (max) |

(1) Typical figures represent most likely parametric norm.
(2) Tested limits are ensured to AOQL (Average Outgoing Quality Level).
(3) Accuracy may degrade if $\mathrm{t}_{\mathrm{SH}}$ is shorter than the value specified. See curves of Accuracy vs. $\mathrm{t}_{\mathrm{SH}}$ -

## TRI-STATE Test Circuits and Waveforms



## Timing Diagrams



The conversion time ( $\mathrm{t}_{\mathrm{CONv}}$ ) is set by the internal timer.
Figure 3. Mode 1


The conversion time ( $t_{C R D}$ ) includes the sampling time and is determined by the internal timer.

Figure 4. Mode 2 ( $\overline{\mathrm{RD}}$ Mode)

## Typical Performance Characteristics



Figure 5.


Figure 7.


Figure 9.


Figure 6.

Digital Supply Current
vs. Temperature


AMBIENT TEMPERATURE ( ${ }^{\circ} \mathrm{C}$ )
Figure 8.


Figure 10.


Figure 11.


Figure 13.


Figure 15.

Figure 12.


Figure 14.


Figure 16.

Typical Performance Characteristics (continued)


Figure 17.


Figure 18.

## FUNCTIONAL DESCRIPTION

## The ADC10662 is obsolete. It is discussed here for reference only.

The ADC10662 and ADC10664 digitize an analog input signal to 10 bits accuracy by performing two lowerresolution "flash" conversions. The first flash conversion provides the six most significant bits (MSBs) of data, and the second flash conversion provides the four least significant bits LSBs).
Figure 19 is a simplified block diagram of the converter. Near the center of the diagram is a string of resistors. At the bottom of the string of resistors are 16 resistors, each of which has a value $1 / 1024$ the resistance of the whole resistor string. These lower 16 resistors (the LSB Ladder) therefore have a voltage drop of $16 / 1024$, or $1 / 64$ of the total reference voltage ( $\mathrm{V}_{\text {REF }+}-\mathrm{V}_{\text {REF- }}$ ) across them. The remainder of the resistor string is made up of eight groups of eight resistors connected in series. These comprise the MSB Ladder. Each section of the MSB Ladder has $1 / 8$ of the total reference voltage across it, and each of the LSB resistors has $1 / 64$ of the total reference voltage across it. Tap points across these resistors can be connected, in groups of sixteen, to the sixteen comparators at the right of the diagram.
On the left side of the diagram is a string of seven resistors connected between $\mathrm{V}_{\text {REF+ }}$ and $\mathrm{V}_{\text {REF-. }}$ Six comparators compare the input voltage with the tap voltages on this resistor string to provide a low-resolution "estimate" of the input voltage. This estimate is then used to control the multiplexer that connects the MSB Ladder to the sixteen comparators on the right. Note that the comparators on the left needn't be very accurate; they simply provide an estimate of the input voltage. Only the sixteen comparators on the right and the six on the left are necessary to perform the initial six-bit flash conversion, instead of the 64 comparators that would be required using conventional half-flash methods.

To perform a conversion, the estimator compares the input voltage with the tap voltages on the seven resistors on the left. The estimator decoder then determines which MSB Ladder tap points will be connected to the sixteen comparators on the right. For example, assume that the estimator determines that $\mathrm{V}_{\mathrm{IN}}$ is between $11 / 16$ and $13 / 16$ of $V_{\text {REF. }}$. The estimator decoder will instruct the comparator MUX to connect the 16 comparators to the taps on the MSB ladder between 10/16 and 14/16 of $\mathrm{V}_{\text {REF }}$. The 16 comparators will then perform the first flash conversion. Note that since the comparators are connected to ladder voltages that extend beyond the range indicated by the estimator circuit, errors in the estimator as large as $1 / 16$ of the reference voltage ( 64 LSBs) will be corrected. This first flash conversion produces the six most significant bits of data-four bits in the flash itself, and 2 bits in the estimator.

The remaining four LSBs are now determined using the same sixteen comparators that were used for the first flash conversion. The MSB Ladder tap voltage just below the input voltage (as determined by the first flash) is subtracted from the input voltage and compared with the tap points on the sixteen LSB Ladder resistors. The result of this second, four-bit flash conversion is then decoded, and the full 10-bit result is latched.

Note that the sixteen comparators used in the first flash conversion are reused for the second flash. Thus, the multistep conversion technique used in the ADC10662 and ADC10664 needs only a small fraction of the number of comparators that would be required for a traditional flash converter, and far fewer than would be used in a conventional half-flash approach. This allows the ADC10662 and ADC10664 to perform high-speed conversions without excessive power drain.


Figure 19. Block Diagram of the Multistep Converter Architecture

## SIMILAR PRODUCT DIFFERENCES

The ADC1006x, ADC1046x and ADC1066x (where "x" indicates the number of multiplexer inputs) are similar devices with different specification limits. The differences in these device families are summarized below.

| Device Family | ILE, TUE, PSS | THD, SNR, ENOB | Max. Conversion Time |
| :--- | :---: | :---: | :---: |
| ADC1006x | Verified | - | 900 ns |
| ADC1046x | - | Verified | 900 ns |
| ADC1066x | - | Verified | 466 ns |

## Applications Information

## MODES OF OPERATION

The ADC10662 and ADC10664 have two basic digital interface modes. Figure 3 and Figure 4 are timing diagrams for the two modes. The ADC10662 and ADC10664 have input multiplexers that are controlled by the logic levels on pins $S_{0}$ and $S_{1}$ when $\overline{\mathrm{S}} / \mathrm{H}$ goes low. Table 1 and Table 2 are truth tables showing how the input channels are assigned.

## Mode 1

In this mode, the $\overline{\mathrm{S}} / \mathrm{H}$ pin controls the start of conversion. $\overline{\mathrm{S}} / \mathrm{H}$ is pulled low for a minimum of 150 ns . This causes the comparators in the "coarse" flash converter to become active. When $\overline{\mathrm{S}} / \mathrm{H}$ goes high, the result of the coarse conversion is latched and the "fine" conversion begins. After 360 ns (typical), ${ }^{\mathrm{INT}}$ goes low, indicating that the conversion results are latched and can be read by pulling $\overline{\mathrm{RD}}$ low. Note that $\overline{\mathrm{CS}}$ must be low to enable $\overline{\mathrm{S}} / \mathrm{H}$ or $\overline{R D}$. $\overline{\mathrm{CS}}$ is internally "ANDed" with $\overline{\mathrm{S}} / \mathrm{H}$ and $\overline{\mathrm{RD}}$; the input voltage is sampled when $\overline{\mathrm{CS}}$ and $\overline{\mathrm{S}} / \mathrm{H}$ are low, and data is read when $\overline{\mathrm{CS}}$ and $\overline{\mathrm{RD}}$ are low. $\overline{\mathrm{INT}}$ is reset high on the rising edge of $\overline{\mathrm{RD}}$.

Table 1. Input Multiplexer Programming ADC10664

| $\mathbf{S}_{\mathbf{1}}$ | $\mathbf{s}_{\mathbf{0}}$ | Channel |
| :---: | :---: | :---: |
| 0 | 0 | $\mathrm{~V}_{\mathrm{IN} 0}$ |
| 0 | 1 | $\mathrm{~V}_{\mathbb{I N} 1}$ |
| 1 | 0 | $\mathrm{~V}_{\mathbb{I N} 2}$ |
| 1 | 1 | $\mathrm{~V}_{\mathbb{I N} 3}$ |

Table 2. Input Multiplexer Programming ADC10662

| $\mathbf{S}_{\mathbf{0}}$ | Channel |
| :---: | :---: |
| 0 | $\mathrm{~V}_{\mathrm{IN} 0}$ |
| 1 | $\mathrm{~V}_{\mathrm{IN} 1}$ |

## Mode 2

In Mode 2, also called " $\overline{R D}$ mode", the $\overline{\mathrm{S}} / \mathrm{H}$ and $\overline{\mathrm{RD}}$ pins are tied together. A conversion is initiated by pulling both pins low. The A/D converter samples the input voltage and causes the coarse comparators to become active. An internal timer then terminates the coarse conversion and begins the fine conversion. 470 ns (typical) after $\overline{\mathrm{S}} / \mathrm{H}$ and $\overline{\mathrm{RD}}$ are pulled low, INT goes low, indicating that the conversion is completed. Approximately 20 ns later the data appearing on the TRI-STATE output pins will be valid. Note that data will appear on these pins throughout the conversion, but until $\overline{\mathrm{NT}}$ goes low the data at the output pins will be the result of the previous conversion.

## REFERENCE CONSIDERATIONS

The ADC10662 and ADC10664 each have two reference inputs. These inputs, $\mathrm{V}_{\text {REF }+}$ and $\mathrm{V}_{\text {REF- }}$, are fully differential and define the zero to full-scale range of the input signal. The reference inputs can be connected to span the entire supply voltage range ( $\mathrm{V}_{\mathrm{REF}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}+}=\mathrm{V}_{\mathrm{CC}}$ ) for ratiometric applications, or they can be connected to different voltages (as long as they are between ground and $\mathrm{V}_{\mathrm{Cc}}$ ) when other input spans are required.
Reducing the overall $\mathrm{V}_{\text {REF }}$ span to less than 5 V increases the sensitivity of the converter (e.g., if $\mathrm{V}_{\text {REF }}=2 \mathrm{~V}$, then $1 \mathrm{LSB}=1.953 \mathrm{mV}$ ). Note, however, that linearity and offset errors become larger when lower reference voltages are used. See Typical Performance Characteristics for more information. For this reason, reference voltages less than 2 V are not recommended.
In most applications, $\mathrm{V}_{\text {REF- }}$ will simply be connected to ground, but it is often useful to have an input span that is offset from ground. This situation is easily accommodated by the reference configuration used in the ADC10662 and ADC10664. $\mathrm{V}_{\text {REF- }}$ can be connected to a voltage other than ground as long as the voltage source connected to this pin is capable of sinking the converter's reference current ( 12.5 mA Max @ $\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}$ ). If $\mathrm{V}_{\text {REF- }}$ is connected to a voltage other than ground, bypass it with multiple capacitors.
Since the resistance between the two reference inputs can be as low as $400 \Omega$, the voltage source driving the reference inputs should have low output impedance. Any noise on either reference input is a potential cause of conversion errors, so each of these pins must be supplied with a clean, low noise voltage source. Each reference pin should be bypassed with a $10 \mu \mathrm{~F}$ tantalum and a $0.1 \mu \mathrm{~F}$ ceramic.

## THE ANALOG INPUT

The ADC10662 and ADC10664 sample the analog input voltage once every conversion cycle. When this happens, the input is briefly connected to an impedance approximately equal to $600 \Omega$ in series with 35 pF . Shortduration current spikes can be observed at the analog input during normal operation. These spikes are normal and do not degrade the converter's performance.
Large source impedances can slow the charging of the sampling capacitors and degrade conversion accuracy. Therefore, only signal sources with output impedances less than $500 \Omega$ should be used if rated accuracy is to be achieved at the minimum sample time ( 250 ns maximum). If the sampling time is increased, the source impedance can be larger. If a signal source has a high output impedance, its output should be buffered with an operational amplifier. The operational amplifier's output should be well-behaved when driving a switched 35 $\mathrm{pF} / 600 \Omega$ load. Any ringing or voltage shifts at the op-amp's output during the sampling period can result in conversion errors.

Correct conversion results will be obtained for input voltages greater than GND - 50 mV and less than $\mathrm{V}^{+}+$ 50 mV . Do not allow the signal source to drive the analog input pin beyond the Absolute Maximum Rating. If an analog input pin is forced beyond these voltages, the current flowing through the pin should be limited to 5 mA or less to avoid permanent damage to the IC. The sum of all the overdrive currents into all pins must be less than the Absolute Maximum Rating for Package Input Current. When the input signal is expected to extend beyond this limit, an input protection scheme should be used. A simple input protection network using diodes and resistors is shown in Figure 20. Note the multiple bypass capacitors on the reference and power supply pins. If $V_{\text {REF- }}$ is not grounded, it should also be bypassed to analog ground using multiple capacitors (see POWER SUPPLY CONSIDERATIONS). AGND and DGND should be at the same potential. $\mathrm{V}_{\text {INo }}$ is shown with an input protection network.


Figure 20. Typical Connection

## INHERENT SAMPLE-AND-HOLD

Because the ADC10662 and ADC10664 sample the input signal once during each conversion, they are capable of measuring relatively fast input signals without the help of an external sample-hold. In a non-sampling successive-approximation A/D converter, regardless of speed, the input signal must be stable to better than $\pm 1 / 2$ LSB during each conversion cycle or significant errors will result. Consequently, even for many relatively slow input signals, the signals must be externally sampled and held constant during each conversion if a SAR with no internal sample-and-hold is used.
Because they incorporate a direct sample/hold control input, the ADC10662 and ADC10664 are suitable for use in DSP-based systems. The $\overline{\mathrm{S}} / \mathrm{H}$ input allows synchronization of the A/D converter to the DSP system's sampling rate and to other ADC10662s, and ADC10664s.

## POWER SUPPLY CONSIDERATIONS

The ADC10662 and ADC10664 are designed to operate from a +5 V (nominal) power supply. There are two supply pins, $A V_{C C}$ and $D V_{C C}$. These pins allow separate external bypass capacitors for the analog and digital portions of the circuit. To ensure accurate conversions, the two supply pins should be connected to the same voltage source, and each should be bypassed with a $0.1 \mu \mathrm{~F}$ ceramic capacitor in parallel with a $10 \mu \mathrm{~F}$ tantalum capacitor. Depending upon the circuit board layout and other system considerations, more bypassing may be necessary.
The ADC10662 and ADC10664 have separate analog and digital ground pins for separate bypassing of the analog and digital supplies. Their ground pins should be connected to the same potential, and all grounds should be "clean" and free of noise.
In systems with multiple power supplies, careful attention to power supply sequencing may be necessary to avoid over-driving inputs. The A/D converter's power supply pins should be at the proper voltage before digital or analog signals are applied to any of the other pins.

## LAYOUT AND GROUNDING

In order to ensure fast, accurate conversions from the ADC10662 and ADC10664, it is necessary to use appropriate circuit board layout techniques. The analog ground return path should be low-impedance and free of noise from other parts of the system. Noise from digital circuitry can be especially troublesome.

All bypass capacitors should be located as close to the converter as possible and should connect to the converter and to ground with short traces. The analog input should be isolated from noisy signal traces to avoid having spurious signals couple to the input. Any external component (e.g., a filter capacitor) connected across the converter's input should be connected to a very clean ground return point. Grounding the component at the wrong point will result in reduced conversion accuracy.

## DYNAMIC PERFORMANCE

Many applications require the A/D converter to digitize AC signals, but conventional DC integral and differential nonlinearity specifications don't accurately predict the A/D converter's performance with AC input signals. The important specifications for AC applications reflect the converter's ability to digitize AC signals without significant spectral errors and without adding noise to the digitized signal. Dynamic characteristics such as signal-to-noise ratio (SNR) and total harmonic distortion (THD), are quantitative measures of this capability.
An A/D converter's AC performance can be measured using Fast Fourier Transform (FFT) methods. A sinusoidal waveform is applied to the A/D converter's input, and the transform is then performed on the digitized waveform. The resulting spectral plot might look like the ones shown in the typical performance curves. The large peak is the fundamental frequency, and the noise and distortion components (if any are present) are visible above and below the fundamental frequency. Harmonic distortion components appear at whole multiples of the input frequency. Their amplitudes are combined as the square root of the sum of the squares and compared to the fundamental amplitude to yield the THD specification. Ensured limits for THD are given in the table of Electrical Characteristics.

Signal-to-noise ratio is the ratio of the amplitude at the fundamental frequency to the rms value at all other frequencies, excluding any harmonic distortion components. Ensured limits are given in the Electrical Characteristics table. An alternative definition of signal-to-noise ratio includes the distortion components along with the random noise to yield a signal-to-noise-plus-distortion ration, or $\mathrm{S} /(\mathrm{N}+\mathrm{D})$.
The THD and noise performance of the A/D converter will change with the frequency of the input signal, with more distortion and noise occurring at higher signal frequencies. One way of describing the A/D's performance as a function of signal frequency is to make a plot of "effective bits" versus frequency. An ideal A/D converter with no linearity errors or self-generated noise will have a signal-to-noise ratio equal to ( $6.02 \mathrm{n}+1.76$ ) dB , where n is the resolution in bits of the A/D converter. A real A/D converter will have some amount of noise and distortion, and the effective bits can be found by:

$$
n(\text { effective })=\frac{S /(N+D)(d B)-1.76}{6.02}
$$

where

- $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ is the ratio of signal to noise and distortion, which can vary with frequency

As an example, an ADC10662 with a $4.85 \mathrm{~V}_{\text {P-p, }} 100 \mathrm{kHz}$ sine wave input signal will typically have a signal-to-noise-plus-distortion ratio of 59.2 dB , which is equivalent to 9.54 effective bits. As the input frequency increases, noise and distortion gradually increase, yielding a plot of effective bits or $\mathrm{S} /(\mathrm{N}+\mathrm{D})$ as shown in the typical performance curves.

## SPEED ADJUST

The speed adjust pin is connected to an on-chip current source that determines the converter's internal timing. By connecting a resistor between the speed adjust pin and ground as shown in Figure 20, the internal programming current is increased, which reduces the conversion time. The ADC10662 and ADC10664 are specified and ensured for operation with $R_{S A}=14.0 \mathrm{k} \Omega$ (Mode 1) or $R_{S A}=8.26 \mathrm{k}$ (Mode 2). Smaller resistors will result in faster conversion times, but linearity will begin to degrade as $\mathrm{R}_{\mathrm{SA}}$ becomes smaller (see Typical Performance Characteristics).

## REVISION HISTORY

[^1]
## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead/Ball Finish <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking $(4 / 5)$ | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC10664CIWM/NOPB | LIFEBUY | SOIC | DW | 28 | 26 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU SN | Level-3-260C-168 HR | -40 to 85 | ADC10664 <br> CIWM |  |
| ADC10664CIWMX/NOPB | LIFEBUY | SOIC | DW | 28 | 1000 | Green (RoHS \& no Sb/Br) | CU SN | Level-3-260C-168 HR | -40 to 85 | ADC10664 <br> CIWM |  |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annul basis

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC10664CIWMX/NOPB | SOIC | DW | 28 | 1000 | 330.0 | 24.4 | 10.8 | 18.4 | 3.2 | 12.0 | 24.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ADC10664CIWMX/NOPB | SOIC | DW | 28 | 1000 | 367.0 | 367.0 | 45.0 |

DW (R-PDSO-G28)
PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed $0.006(0,15)$.
D. Falls within JEDEC MS-013 variation AE.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.
Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for TI products.


[^0]:    Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
    Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

[^1]:    - Changed layout of National Data Sheet to TI format15

