SLVS060K - JUNE 1976 - REVISED APRIL 2005 - 3-Terminal Regulators - **Output Current Up To 500 mA** - **No External Components** μΑ79M05 . . . KCS (TO-220) PACKAGE (TOP VIEW) ⊃ INPUT ## **High Power-Dissipation Capability** - **Internal Short-Circuit Current Limiting** - **Output Transistor Safe-Area Compensation** $\mu$ A79M05, $\mu$ A79M08 . . . KTP PACKAGE (TOP VIEW) ## description/ordering information This series of fixed-negative-voltage integrated-circuit voltage regulators is designed to complement the μΑ78M00 series in a wide range of applications. These applications include on-card regulation for elimination of noise and distribution problems associated with single-point regulation. Each of these regulators delivers up to 500 mA of output current. The internal current-limiting and thermal-shutdown features of these regulators essentially make them immune to overload. In addition to use as fixed-voltage regulators, these devices can be used with external components to obtain adjustable output voltages and currents, and also as the power-pass element in precision regulators. #### ORDERING INFORMATION | ТЈ | V <sub>O</sub> (NOM)<br>(V) | PACKAGET | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |--------------|-----------------------------|------------------------------|--------------|--------------------------|---------------------| | | | PowerFLEX™ (KTP) | Reel of 3000 | μΑ79M05CKTPR | μΑ79M05C | | | -5 | TO-220 (KC) | Tube of 50 | μΑ79M05CKC | 47014050 | | 0°C to 125°C | | TO-220, short shoulder (KCS) | Tube of 20 | μΑ79M05CKCS | μΑ79M05C | | | -8 | PowerFLEX (KTP) | Reel of 3000 | μΑ79M08CKTPR | μΑ79M08C | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerFLEX is a trademark of Texas Instruments. SLVS060K - JUNE 1976 - REVISED APRIL 2005 ### schematic Resistor values shown are nominal. ## absolute maximum ratings over virtual junction temperature range (unless otherwise noted) | Input voltage, V <sub>I</sub> | / | |--------------------------------------------------------------|---| | Operating virtual junction temperature, T <sub>J</sub> | ) | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | ) | | Storage temperature range, T <sub>stg</sub> | ) | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### package thermal data (see Note 1) | PACKAGE | BOARD | θЈС | $\theta$ JA | θ <b>JP</b> ‡ | |-----------------|-------------------|--------|-------------|---------------| | PowerFLEX (KTP) | High K, JESD 51-5 | 19°C/W | 28°C/W | 1.4°C/W | | TO-220 (KC/KCS) | High K, JESD 51-5 | 17°C/W | 19°C/W | 3°C/W | NOTE 1: Maximum power dissipation is a function of TJ(max), $\theta$ JA, and TA. The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. <sup>‡</sup> For packages with exposed thermal pads, such as QFN, PowerPAD, or PowerFLEX, θ, p is defined as the thermal resistance between the die junction and the bottom of the exposed pad. SLVS060K - JUNE 1976 - REVISED APRIL 2005 ## recommended operating conditions | | | | MIN | MAX | UNIT | |----|----------------------------------------|----------|-------|-----|------| | ., | | μΑ79M05C | -7 | -25 | V | | VI | Input voltage | μΑ79M08C | -10.5 | -25 | ٧ | | IO | Output current | | | 500 | mA | | TJ | Operating virtual junction temperature | _ | 0 | 125 | °C | # electrical characteristics at specified virtual junction temperature, $V_I$ = -10 V, $I_O$ = 350 mA, $T_J$ = 25°C (unless otherwise noted) | DADAMETED | | μ <b>Α</b> | LINUT | | | | | |-------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------|-------|------|-------|-------| | PARAMETER | | MIN | TYP | MAX | UNIT | | | | Output wells as | 7.7.4. 05.7 | L 5 A to 050 A | | -4.8 | -5 | -5.2 | | | Output voltage | $V_{I} = -7 \text{ V to } -25 \text{ V},$ | $I_O = 5 \text{ mA to } 350 \text{ mA}$ | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | -4.75 | | -5.25 | V | | land callenge as well-flee | $V_1 = -7 \text{ V to } -25 \text{ V}$ | | | | 7 | 50 | | | Input voltage regulation | $V_{I} = -8 \text{ V to } -18 \text{ V}$ | | | | 3 | 30 | mV | | Disability and section | $V_1 = -8 \text{ V to } -18 \text{ V},$ | I <sub>O</sub> = 100 mA, | $T_J = 0^{\circ}C$ to $125^{\circ}C$ | 50 | | | -ID | | Ripple rejection | f = 120 Hz | IO = 300 mA | | 54 | 60 | | dB | | Output valtage regulation | $I_O = 5 \text{ mA to } 500 \text{ mA}$ | | | | 75 | 100 | \/ | | Output voltage regulation | $I_O = 5 \text{ mA to } 350 \text{ mA}$ | | | | 50 | | mV | | Temperature coefficient of output voltage | I <sub>O</sub> = 5 mA, | T <sub>J</sub> = 0°C to 125°C | | | -0.4 | | mV/°C | | Output noise voltage | f = 10 Hz to 100 kHz | | | | 125 | | μV | | Dropout voltage | | | | | 1.1 | | V | | Bias current | | | | | 1 | 2 | mA | | | $V_{I} = -8 \text{ V to } -18 \text{ V},$ | T <sub>J</sub> = 0°C to 125°C | | | | 0.4 | | | Bias current change | $I_{O} = 5 \text{ mA to } 350 \text{ mA}, \qquad T_{J} = 0^{\circ}\text{C to } 125^{\circ}\text{C}$ | | | | | 0.4 | mA | | Short-circuit output current | V <sub>I</sub> = −30 V | | | | 140 | | mA | | Peak output current | | | | | 0.65 | | Α | <sup>†</sup> Pulse-testing techniques maintain $T_J$ as close to $T_A$ as possible. Thermal effects must be taken into account separately. All characteristics are measured with a $2-\mu F$ capacitor across the input and a $1-\mu F$ capacitor across the output. # $\begin{array}{l} \mu \text{A79M00 SERIES} \\ \text{NEGATIVE-VOLTAGE REGULATORS} \end{array}$ SLVS060K - JUNE 1976 - REVISED APRIL 2005 # electrical characteristics at specified virtual junction temperature, $V_I = -19 \text{ V}$ , $I_O = 350 \text{ mA}$ , $T_J = 25^{\circ}\text{C}$ (unless otherwise noted) | DADAMETED | | μ <b>Α</b> | A79M080 | 3 | UNIT | | | | | |-------------------------------------------|------------------------------------------------|-----------------------------------------|-----------------------|------|------|------|-------|--|--| | PARAMETER | | TEST CONDITIONS† | | | | | | | | | Output wells as | V 40.5.V/- 05.V | L 5 A to 050 A | | -7.7 | -8 | -8.3 | | | | | Output voltage | $V_I = -10.5 \text{ V to } -25 \text{ V},$ | $I_O = 5 \text{ mA to } 350 \text{ mA}$ | $T_J = 0$ °C to 125°C | -7.6 | | -8.4 | V | | | | land callenge as well-flee | $V_I = -10.5 \text{ V to } -25 \text{ V}$ | | | | 8 | 80 | >/ | | | | Input voltage regulation | $V_{I} = -11 \text{ V to } -21 \text{ V}$ | | | | 4 | 50 | mV | | | | B. 1 | $V_{I} = -11.5 \text{ V to } -21.5 \text{ V},$ | I <sub>O</sub> = 100 mA, | $T_J = 0$ °C to 125°C | 50 | | | | | | | Ripple rejection | f = 120 Hz | IO = 300 mA | | 54 | 59 | | dB | | | | | $I_O = 5 \text{ mA to } 500 \text{ mA}$ | | | | 90 | 160 | ., | | | | Output voltage regulation | I <sub>O</sub> = 5 mA to 350 mA | | | | 60 | | mV | | | | Temperature coefficient of output voltage | I <sub>O</sub> = 5 mA, | T <sub>J</sub> = 0°C to 125°C | | | -0.6 | | mV/°C | | | | Output noise voltage | f = 10 Hz to 100 kHz | | | | 200 | | μV | | | | Dropout voltage | I <sub>O</sub> = 5 mA | | | | 1.1 | | V | | | | Bias current | | | | | 1 | 2 | mA | | | | Bias current change | $V_I = -10.5 \text{ V to } -25 \text{ V},$ | T <sub>J</sub> = 0°C to 125°C | | | | 0.4 | | | | | | $I_O = 5 \text{ mA to } 350 \text{ mA},$ | | | | 0.4 | 4 mA | | | | | Short-circuit output current | V <sub>I</sub> = −30 V | | | | 140 | | mA | | | | Peak output current | | | | | 0.65 | | Α | | | <sup>†</sup> Pulse-testing techniques maintain T<sub>J</sub> as close to T<sub>A</sub> as possible. Thermal effects must be taken into account separately. All characteristics are measured with a 2-μF capacitor across the input and a 1-μF capacitor across the output. 21-May-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|----------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4/5) | | | 7704001HA | OBSOLETE | CFP | U | 10 | | TBD | Call TI | Call TI | -55 to 125 | | | | UA79M05CKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | UA79M05C | | | UA79M05CKCE3 | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | UA79M05C | | | UA79M05CKCS | ACTIVE | TO-220 | KCS | 3 | 50 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | UA79M05C | Samples | | UA79M05CKCSE3 | ACTIVE | TO-220 | KCS | 3 | 50 | Pb-Free<br>(RoHS) | CU SN | N / A for Pkg Type | 0 to 125 | UA79M05C | Samples | | UA79M05CKTPR | OBSOLETE | PFM | KTP | 2 | | TBD | Call TI | Call TI | 0 to 125 | UA79M05C | | | UA79M05CKTPRG3 | OBSOLETE | PFM | KTP | 2 | | TBD | Call TI | Call TI | 0 to 125 | UA79M05C | | | UA79M05CKVURG3 | ACTIVE | TO-252 | KVU | 3 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | 0 to 125 | 79M05C | Samples | | UA79M05MUB | OBSOLETE | CFP | U | 10 | | TBD | Call TI | Call TI | -55 to 125 | | | | UA79M08CKC | OBSOLETE | TO-220 | KC | 3 | | TBD | Call TI | Call TI | 0 to 125 | | | | UA79M08CKTPR | OBSOLETE | PFM | KTP | 2 | | TBD | Call TI | Call TI | 0 to 125 | UA79M08C | | | UA79M08CKTPRG3 | OBSOLETE | PFM | KTP | 2 | | TBD | Call TI | Call TI | 0 to 125 | UA79M08C | | | UA79M08CKVURG3 | ACTIVE | TO-252 | KVU | 3 | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN | Level-3-260C-168 HR | 0 to 125 | 79M08C | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ## PACKAGE OPTION ADDENDUM 21-May-2013 - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 29-May-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UA79M05CKVURG3 | TO-252 | KVU | 3 | 2500 | 330.0 | 16.4 | 6.9 | 10.5 | 2.7 | 8.0 | 16.0 | Q2 | | UA79M08CKVURG3 | TO-252 | KVU | 3 | 2500 | 330.0 | 16.4 | 6.9 | 10.5 | 2.7 | 8.0 | 16.0 | Q2 | www.ti.com 29-May-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | UA79M05CKVURG3 | TO-252 | KVU | 3 | 2500 | 340.0 | 340.0 | 38.0 | | UA79M08CKVURG3 | TO-252 | KVU | 3 | 2500 | 340.0 | 340.0 | 38.0 | TO-220 ### NOTES: - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. Reference JEDEC registration TO-220. TO-220 ## KVU (R-PSFM-G3) ## PLASTIC FLANGE-MOUNT PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - The center lead is in electrical contact with the exposed thermal tab. - D. Body Dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.006 (0,15) per side. - E. Falls within JEDEC TO-252 variation AA. ## KVU (R-PSFM-G3) ## PLASTIC FLANGE MOUNT PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-SM-782 is an alternate information source for PCB land pattern designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. #### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES Texas Instruments Incorporated ("TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice. This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>). Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated