www.ti.com

# LP3928 High Speed Bi-Directional Level Shifter and Ultra Low-Dropout CMOS Voltage Regulator

Check for Samples: LP3928

#### **FEATURES**

- Ultra Small DSBGA Package
- Bi-directional Level-Shifter for Three Individual Signals: 1.8V to 2.85V and 2.85V to 1.8V Signal Level Translation
- Logic Controlled Enable Pins: 4 Different Operation Modes
- LDO Stable with Ceramic and High Quality Tantalum Capacitors
- Thermal Shutdown

## **APPLICATIONS**

- Multi-Media Cards for Cellular Phones
- SD Cards for Cellular Handsets
- Logic Level Translation
- Portable Information Appliances

#### **KEY SPECIFICATIONS**

- Level Shifter:
  - 4 ns Propagation Delay (typ.)
  - 2 ns Rise and Fall Times (typ.)
  - 20 ns Direction Switch Response Time
  - 2 µA Input/Output Leakage Current
- Low-Dropout Regulator:
  - 3.05V to 6.0V Input Range
  - 150 mA Specified Output
  - Fast Turn-On Time: 200 µs (typ.)
  - 100 mV Maximum Dropout with 150 mA Load

#### DESCRIPTION

The LP3928 is designed for portable and wireless applications with demanding performance and space requirements.

The LP3928 provides level shifting and power conversion needed for applications interfacing differing voltage levels.

The part contains a bi-directional level shifter for three signals to translate the levels between 1.8V and 2.85V and an ultra low-dropout CMOS 2.85V voltage regulator.

The three level shifted signals are individually direction controlled. Signals going from 2.85V to 1.8V can also be latched using an external clock source. The latches are powered from internal 2.85V. There is also an option to by-pass the latches.

The built-in low-dropout voltage regulator is ideal for mobile phone and battery powered wireless applications. It provides up to 150 mA from a 3.05V to 6.0V input, and is characterized by extremely low dropout voltage, low quiescent current and low output noise voltage. It is stable with small 1.5 µF ±30% ceramic and high quality tantalum output capacitors, requiring smallest possible PC board area.

A shutdown mode is available for the level shifters and the regulator. High performance is achieved over various load conditions with very low rise and fall times.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## TYPICAL APPLICATION CIRCUIT



## **BLOCK DIAGRAM**





## PACKAGE OUTLINE AND CONNECTION DIAGRAMS



Figure 1. Bottom View 16 Bump DSBGA Package

## **PIN DESCRIPTIONS**

| Pin Name         | DSBGA<br>Bump Identifier | Logic Level | Function                                                       |
|------------------|--------------------------|-------------|----------------------------------------------------------------|
| A1               | C4                       | 1.8V        | 1.8V I/O Channel, (1)                                          |
| A2               | D4                       | 1.8V        | 1.8V I/O Channel, (2)                                          |
| A3               | D3                       | 1.8V        | 1.8V I/O Channel, (2)                                          |
| B1               | C1                       | 2.85V       | 2.85V I/O Channel, (2)                                         |
| B2               | D1                       | 2.85V       | 2.85V I/O Channel, (2)                                         |
| B3               | D2                       | 2.85V       | 2.85V I/O Channel, (2)                                         |
| DIR1             | B3                       | 1.8V        | Direction control input Channel 1: '1': A→B; 0; B→A            |
| DIR2             | B2                       | 1.8V        | Direction control input Channel 2: '1': A→B; 0; B→A            |
| DIR3             | C3                       | 1.8V        | Direction control input Channel 3: '1': A→B; 0; B→A            |
| $V_{CCA}$        | B4                       |             | IC supply to the 1.8V side                                     |
| V <sub>CCB</sub> | B1                       |             | IC supply, 2.85V output from LDO                               |
| V <sub>BAT</sub> | A1                       |             | LDO supply, Battery voltage                                    |
| GND              | A3                       |             | Power ground connection                                        |
| EN1              | A4                       | 1.8V        | Mode pin 1, see Table 1 for modes and settings                 |
| EN2              | A2                       | 1.8V        | Mode pin 2, see Table 1 for modes and settings                 |
| LatchClk         | C2                       | 2.85V       | Clock input: rising edge latches B inputs (DIR=0, normal mode) |

- (1) Pin pairs A1–B1, A2–B2 and A3–B3 form 3 independent bi-directional level-shifting channels.
   (2) Pin pairs A1–B1, A2–B2 and A3–B3 form 3 independent bi-directional level-shifting channels.

## **Table 1. Operation Modes**

| Inp     | uts | State                                                                                                        |  |  |  |  |  |
|---------|-----|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| EN1 EN2 |     |                                                                                                              |  |  |  |  |  |
| 0       | 0   | Level shifter off: High Z state on A <sub>1</sub> –A <sub>3</sub> , B <sub>1</sub> –B <sub>3</sub> , LDO off |  |  |  |  |  |
| 0       | 1   | Level shifter off: High Z state on A <sub>1</sub> –A <sub>3</sub> , B <sub>1</sub> –B <sub>3</sub> , LDO on  |  |  |  |  |  |
| 1       | 0   | Latch bypassed in B to A direction, LDO=on (1)                                                               |  |  |  |  |  |
| 1       | 1   | ON, normal mode (latch active)                                                                               |  |  |  |  |  |

(1) LatchClk is not used here. It should not be left floating.



## Table 2. Direction Control and LatchCLK (Normal Mode)

| Inp  | outs     | Outputs and Direction |
|------|----------|-----------------------|
| DIRx | LatchClk |                       |
| 1    | X        | Ax to Bx              |
| 0    | <b>↓</b> | No change (on Ax)     |
| 0    | <u></u>  | Bx to Ax, see example |



Figure 2. Example for Latch Mode, DIR1 = '0', EN1 = EN2 = '1' (delay not shown)



## ABSOLUTE MAXIMUM RATINGS (1) (2)

| V <sub>BAT</sub> , V <sub>CCB</sub>       | -0.2V to +6.5V              |
|-------------------------------------------|-----------------------------|
| VBAT, VCCB                                | -0.27 10 +0.37              |
| V <sub>CCA</sub>                          | -0.2V to +3.3V              |
| A <sub>1</sub> –A <sub>3</sub> , EN, DIR  | $-0.2V$ to $V_{CCA} + 0.2V$ |
| B <sub>1</sub> –B <sub>3</sub> , LatchClk | $-0.2V$ to $V_{CCB} + 0.2V$ |
| Junction Temperature                      | 150°C                       |
| Storage Temperature                       | −65°C to +150°C             |
| Lead Temperature (3)                      | 235°C                       |
| Pad Temperature <sup>(3)</sup>            | 235°C                       |
| Power Dissipation (4)                     |                             |
| θ <sub>JA</sub> (DSBGA), typical          | 180°C/W                     |
| Maximum Power Dissipation, DSBGA          | 360 mW                      |
| ESD Rating <sup>(5)</sup>                 |                             |
| Human Body Model                          | 2 kV                        |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply specified performance limits. For specified performance limits and associated test condition, see Electrical Characteristics tables.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) Additional information on lead temperature and pad temperature can be found in TI Application Note AN-1112(SNVS009).
- (4) The Absolute Maximum power dissipation depends on the ambient temperature and can be calculated using the formulaP = (T<sub>J</sub> T<sub>A</sub>)/θ<sub>JA</sub>, Where T<sub>J</sub> is the junction temperature, T<sub>A</sub> is the ambient temperature, and θ<sub>JA</sub> is the junction-to-ambient thermal resistance. The 360 mW rating appearing under Absolute Maximum Ratings results from substituting the Absolute Maximum junction temperature, 150°C, for T<sub>J</sub>, 85°C for T<sub>A</sub>, and 180°C/W for θ<sub>JA</sub>. More power can be dissipated safely at ambient temperatures below 85°C. The thermal resistance can be better or worse than 180°C/W depending on board layout. Larger copper planes and thermal vias should be used to conduct heat away from the DSBGA solder bumps.
- (5) The Human Body Model is 100 pF discharged through 1.5 k $\Omega$  resistor into each pin.

## OPERATING CONDITIONS (1) (2)

| V <sub>BAT</sub>              | 3.05V to 6.0V   |
|-------------------------------|-----------------|
| V <sub>CCA</sub>              | 1.65V to 1.95V  |
| V <sub>CCB</sub>              | (3)             |
| Junction Temperature          | −40°C to +125°C |
| Ambient Temperature           | −40°C to +85°C  |
| Maximum Power Dissipation (4) | 220 mW          |

- (1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is specified. Operating Ratings do not imply specified performance limits. For specified performance limits and associated test condition, see Electrical Characteristics tables.
- (2) All voltages are with respect to the potential at the GND pin.
- (3) V<sub>CCB</sub> can be supplied from an external voltage source in the range of 1.65V to 3.6V, as long as both V<sub>BAT</sub> and V<sub>CCB</sub> are connected to the external source. Only the LDO quiescent current (see DC electrical specifications) will add to the level-shifter current consumption. This Operating Rating does not imply specified performance. For specified performance limits and associated test conditions, see Electrical Characteristics tables.
- (4) Like the Absolute Maximum power dissipation, the maximum power dissipation for operation depends on the ambient temperature. The 220 mW rating appearing under Operating Ratings results from substituting the maximum junction temperature for operation, 125°C, for T<sub>J</sub>, 85°C for T<sub>A</sub>, and 180°C/W for θ<sub>JA</sub> into (1) above. More power can be dissipated at ambient temperatures below 85°C. The thermal resistance can be better or worse than 180°C/W depending on board layout. Larger copper planes and thermal vias should be used to conduct heat away from the DSBGA solder bumps.



## **ELECTRICAL CHARACTERISTICS: LEVEL SHIFTER DC VOLTAGE LEVELS**

Unless otherwise specified: H =  $V_{IH}$  min, L =  $V_{IL}$  max,  $C_{VBAT}$  = 1  $\mu$ F,  $I_{OUT}$  = 1 mA,  $C_{VCCB}$  = 1  $\mu$ F,  $C_{VCCA}$  = 1  $\mu$ F. Typical values and limits appearing in standard typeface apply for  $T_J$  = 25°C. Limits appearing in **boldface type** apply over the entire junction temperature range for operation, -40°C to +125°C. (1)

Unless otherwise specified: EN1 = H, EN2 = X;  $3.05V \le V_{BAT} \le 6V$ ,  $1.65V \le V_{CCA} \le 1.95V$ .

| Symbol                | Parameter                 | Cor            | Conditions            |                       | Тур  | Max                    | Units |
|-----------------------|---------------------------|----------------|-----------------------|-----------------------|------|------------------------|-------|
| V <sub>IHA</sub>      | High Level Input Voltage  | Fan A Dina     | For A Pins            |                       |      | V <sub>CCA</sub> +0.2  | V     |
| V <sub>ILA</sub>      | Low Level Input Voltage   | FOR A PINS     |                       |                       |      | V <sub>CCA</sub> *0.35 | V     |
| V <sub>OHA</sub>      | High Level Output Voltage | Fan A Bian     | or A Pins             |                       | 1.5  | V <sub>CCA</sub> +0.2  | V     |
| V <sub>OLA</sub>      | Low Level Output Voltage  | For A Pins     | I <sub>OL</sub> =4 mA | 0                     | 0.1  | V <sub>CCA</sub> *0.25 | V     |
| $V_{IHB}$             | High Level Input Voltage  | F D. D'        | For B Pins            |                       |      | V <sub>CCB</sub> +0.2  | V     |
| V <sub>ILB</sub>      | Low Level Input Voltage   | FOR B PINS     |                       |                       |      | V <sub>CCB</sub> *0.3  | V     |
| V <sub>OHB</sub>      | High Level Output Voltage | Fan D Dina     | I <sub>OH</sub> =4 mA | V <sub>CCB</sub> *0.7 | 2.75 | V <sub>CCB</sub> +0.2  | V     |
| V <sub>OLB</sub>      | Low Level Output Voltage  | For B Pins     | I <sub>OL</sub> =4 mA | 0                     | 0.1  | V <sub>CCB</sub> *0.2  | V     |
| V <sub>IHEN-DIR</sub> | High Level Input Voltage  | F. FN ID       | 92                    |                       |      | V <sub>CCA</sub> +0.2  | V     |
| V <sub>ILEN-DIR</sub> | Low Level Input Voltage   | For EN and D   | IR PINS               | 0                     |      | V <sub>CCA</sub> *0.27 | V     |
| V <sub>IHLatClk</sub> | High Level Input Voltage  | Fan Latab Olla | D' -                  | V <sub>CCB</sub> *0.7 |      | V <sub>CCB</sub> +0.2  | V     |
| V <sub>ILLatClk</sub> | Low Level Input Voltage   | For LatchClk   | Pin                   | 0                     |      | V <sub>CCA</sub> *0.3  | V     |

<sup>(1)</sup> All limits are specified. All electrical characteristics having room-temperature limits are tested during production with T<sub>J</sub> = 25°C or correlated using Statistical Quality Control (SQC) methods. All hot and cold limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.



## **ELECTRICAL CHARACTERISTICS: LEVEL SHIFTER DC CURRENT LEVELS**

Unless otherwise specified: EN1 = H, EN2 = X; V<sub>BAT</sub> = 6V or V<sub>CCA</sub> = 1.95V as applicable to B or A respectively.

| Symbol               | Parameter                                                                        | Conditions                                                                         | Min | Тур         | Max         | Units |
|----------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-------------|-------------|-------|
| I <sub>IA</sub>      | Input Leakage Current Ai                                                         | $Vi_A$ =0/1.9V, DIRi=H ( $V_{CCA}$ = 1.8V when $Vi_A$ = 1.9V)                      |     | 0.001       | ±2          | μΑ    |
| I <sub>IDIR_EN</sub> | Input Leakage Current DIR/EN                                                     | Vi=0/1.9V (V <sub>CCA</sub> = 1.8V when Vi = 1.9V)                                 |     | 0.001       | ±2          | μA    |
| I <sub>IB</sub>      | Input Leakage Current Bi,<br>LatchClk <sup>(2)</sup>                             | Vi <sub>B</sub> =0/2.95V, DIRi=L                                                   |     | 0.001       | ±2          | μΑ    |
| I <sub>CHA→B</sub>   | Static I <sub>CCB</sub> Current/Channel<br>Static I <sub>CCB</sub> Current Total | EN2=H, DIRi=H,<br>Total Includes I <sub>BCOM</sub>                                 |     | 550<br>2050 | 875<br>3330 | μА    |
| I <sub>CHB→A</sub>   | Static I <sub>CCB</sub> Current/Channel<br>Static I <sub>CCB</sub> Current Total | EN2=L, DIRi=L<br>Total Includes I <sub>BCOM</sub>                                  |     | 2<br>406    | 30<br>840   | μА    |
| I <sub>BCOM</sub>    | Common Static Level-Shifter I <sub>CCB</sub> Current <sup>(6)</sup> (4)          |                                                                                    |     | 400         | 750         | μΑ    |
| I <sub>A</sub>       | Static Level-Shifter I <sub>CCA</sub> Current                                    |                                                                                    |     | 90          | 165         | μΑ    |
| I <sub>CCBEXT</sub>  | Off State I <sub>CCB</sub> Current with External V <sub>CCB</sub> (8)            | V <sub>BAT</sub> =3.6V, EN1=L, EN2=L                                               |     | 15          |             | μΑ    |
| I <sub>OFFA</sub>    | Off State V <sub>CCA</sub> Current                                               | V <sub>CCA</sub> =1.9V, EN1,2=0, Ai=0V, Bi=0V, DIRi=0V, LatchClk=0V                |     | 1.5         | 5           | μΑ    |
| I <sub>OFFBAT</sub>  | Off State V <sub>BAT</sub> Current                                               | EN1,2=L                                                                            |     | 0.005       | 3           | μΑ    |
| I <sub>OZA</sub>     | Output Leakage Current Ai                                                        | V <sub>CCA</sub> =1.9V, Vi <sub>A</sub> =0/1.9V, EN1=L                             |     | 0.001       | ±2          | μΑ    |
| I <sub>OZB</sub>     | Output Leakage Current Bi                                                        | Vi <sub>B</sub> =0V, V <sub>BAT</sub> =3.35V, V <sub>CCB</sub> =0, EN1=L           |     | 0.001       | ±2          | μΑ    |
|                      |                                                                                  | Vi <sub>B</sub> =2.95V, V <sub>BAT</sub> =3.35V, V <sub>CCB</sub> =2.95V,<br>EN1=L |     | 0.001       | ±2          | μΑ    |
| I <sub>SCA</sub>     | Short Circuit Current/ Channel Ai                                                | Ai=0V, Bi=H                                                                        | -27 | -17         |             | mA    |
|                      | Output, V <sub>CCA</sub> =1.9V, DIRi=L,<br>EN2=L                                 | Ai=V <sub>CCA</sub> , Bi=L                                                         |     | 36          | 56          | mA    |
| I <sub>SCB</sub>     | Short Circuit Current/ Channel Bi                                                | Bi=0V, Ai=H                                                                        | -90 | -58         |             | mA    |
|                      | Output, V <sub>BAT</sub> =2.95V, DIRi=H                                          | Bi=2.95V, Ai=L                                                                     |     | 60          | 90          | mA    |

- Input leakage current for pins DIRi, EN1, EN2.
- Input leakage current for pins Bi, LatchClk.
- This is the static current consumption from V<sub>CCB</sub> for channel (i) when DIRi=H (A→B direction).
- Only  $I_{CCBTOTAL}$  for DIR1=DIR2=DIR3=H and  $I_{CCATOTAL}$  for DIR1=DIR2=DIR3=L will be tested in production. **Calculation example:** assuming DIR1=H, DIR2=L, DIR3=L, then the typical  $I_{CCB}$  current will be:  $I_{CCBTOTAL} = I_{BCOM} + I_{CHA \to B} + 2 * I_{CHB \to A} = 450 \ \mu\text{A} + 530 \ \mu\text{A} + 2 * 2 \ \mu\text{A} = 984 \ \mu\text{A}$ The typical  $I_{CCA}$  current is:  $I_{CCATOTAL} = I_{A} = 90 \ \mu\text{A}$ .

- This is the static current consumption from V<sub>CCB</sub> for channel (i) when DIRi=L (B→A direction).
- This is the static current consumption from V<sub>CCB</sub> for the part common to the channels.
- This is the static current consumption from V<sub>CCA</sub> for the part common to the channels.
- V<sub>CCB</sub> can be supplied from an external voltage source in the range of 1.65V to 3.6V, as long as both V<sub>BAT</sub> and V<sub>CCB</sub> are connected to the external source. Only the LDO quiescent current (see DC electrical specifications) will add to the level-shifter current consumption. This Operating Rating does not imply specified performance. For specified performance limits and associated test conditions, see Electrical Characteristics tables.



## **ELECTRICAL CHARACTERISTICS: LEVEL SHIFTER AC ELECTRICAL CHARACTERISTICS**

Unless otherwise specified: EN1 = H,  $3.05V \le V_{BAT} \le 6V$ ,  $1.65V \le V_{CCA} = 1.95V$ . (11), (2)

| Symbol             | Parameter                                                                              | Conditions                                       | Min | Тур | Max | Units |
|--------------------|----------------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| t <sub>PHL</sub>   | Propagation Delay A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | C <sub>LB</sub> = 35 pF, C <sub>LA</sub> = 15 pF |     | 4   | 7   | ns    |
| t <sub>PLH</sub>   |                                                                                        | C <sub>LB</sub> = 35 pF, C <sub>LA</sub> = 15 pF |     | 4   | 7   | ns    |
| t <sub>R</sub>     | Rise Time                                                                              | C <sub>LB</sub> = 35 pF, C <sub>LA</sub> = 15 pF |     | 2   | 4   | ns    |
| t <sub>F</sub>     | Fall Time                                                                              | C <sub>LB</sub> = 35 pF, C <sub>LA</sub> = 15 pF |     | 2   | 4   | ns    |
| t <sub>MATCH</sub> | Delay Differences between Channel Outputs at Identical Input Signals                   |                                                  |     |     | 1.5 | ns    |
| t <sub>SL</sub>    | Latch Set Up Time                                                                      |                                                  |     | 1   | 2   | ns    |
| t <sub>HL</sub>    | Latch Hold Time                                                                        |                                                  |     | 1   | 2   | ns    |
| t <sub>LS</sub>    | Level-Shifter Mode Switch Response Time                                                | (3)                                              |     |     | 100 | ns    |
| t <sub>DIR</sub>   | Level-Shifter Direction Switch Response Time                                           | (4)                                              |     |     | 20  | ns    |

<sup>(1)</sup> Unused inputs must be terminated.

<sup>(2)</sup> This electrical specification is ensured by design.

<sup>(3)</sup> This is the time it takes either to switch the level shifter on or off, or the time it takes to turn the latch by-pass on/off.

<sup>(4)</sup> This is the time it takes to switch the direction of the level shifter. After this time a signal can be applied on the new input. For the B→A direction, if EN2=1, the latch set-up time has to be considered separately.



## **ELECTRICAL CHARACTERISTICS: LDO ELECTRICAL CHARACTERISTICS**

Unless otherwise specified: EN1 = L, EN2 = H;  $V_{OLITnom}$  = 2.85V,  $V_{RAT}$  =  $V_{OLIT(nom)}$  + 0.5V.

| Cumala a l           | Danamatan                         | Conditions                                                                                                           | Tunical | Lir             | nit           | Units                      |  |
|----------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------|---------|-----------------|---------------|----------------------------|--|
| Symbol               | Parameter                         | Conditions                                                                                                           | Typical | Min             | Max           | Units                      |  |
|                      | Output Voltage Tolerance          | I <sub>OUT</sub> = 1 mA                                                                                              |         | -2<br><b>-3</b> | 2<br><b>3</b> | % of V <sub>OUT(nom)</sub> |  |
| ΔV <sub>OUT</sub>    | Line Regulation Error (1)         | $V_{BAT} = (V_{OUT(nom)} + 0.5V)$ to 6.0V,<br>$I_{OUT} = 1$ mA                                                       |         | -0.10           | 0.10          | %/V                        |  |
|                      | Load Regulation Error (2)         | I <sub>OUT</sub> = 1 mA to 150 mA                                                                                    |         |                 | 0.005         | %/mA                       |  |
|                      | Output AC Line Regulation         | V <sub>BAT</sub> = V <sub>OUT(nom)</sub> + 1V,<br>I <sub>OUT</sub> = 100 mA,<br>C <sub>OUT</sub> = 4.7 µF (Figure 3) | 1.5     |                 |               | $mV_PP$                    |  |
| PSRR                 | Power Supply Rejection Ratio (3)  | $V_{BAT} = V_{OUT(nom)} + 1V,$<br>f = 1 kHz, I <sub>OUT</sub> = 50 mA, (Figure 4)                                    | 40      |                 |               | dB                         |  |
| PORK                 |                                   | V <sub>BAT</sub> = V <sub>OUT(nom)</sub> + 1V,<br>f = 50 kHz, I <sub>OUT</sub> = 50 mA, (Figure 4)                   |         |                 |               |                            |  |
|                      | Quiescent Current                 | I <sub>OUT</sub> = 1mA                                                                                               | 85      |                 | 150           | μΑ                         |  |
| IQ                   |                                   | I <sub>OUT</sub> = 1 mA to 150 mA                                                                                    | 130     |                 | 200           |                            |  |
| $\Delta V_{DO}$      | Dropout Voltage (4)               | I <sub>OUT</sub> = 1 mA                                                                                              | 0.4     |                 | 2             | mV                         |  |
|                      |                                   | I <sub>OUT</sub> = 50 mA                                                                                             | 20      |                 | 35            |                            |  |
|                      |                                   | I <sub>OUT</sub> = 100 mA                                                                                            | 45      |                 | 70            |                            |  |
|                      |                                   | I <sub>OUT</sub> = 150 mA                                                                                            | 60      |                 | 100           |                            |  |
| I <sub>SC</sub>      | Short Circuit Current Limit       | V <sub>BAT</sub> = 6V, Output Grounded (Steady State)                                                                | 500     |                 |               | mA                         |  |
| I <sub>OUT(PK)</sub> | Peak Output Current               | $V_{OUT} \ge V_{OUT(nom)} - 5\%, V_{BAT} = 6V$                                                                       | 460     | 200             |               | mA                         |  |
| T <sub>ON</sub>      | Turn-On Time (5) (3)              |                                                                                                                      | 200     | 130             | 430           | μs                         |  |
| ρn (1/f)             | Output Noise Density              | f = 1 kHz, C <sub>OUT</sub> = 1 μF                                                                                   | 0.6     |                 |               | μV/√Hz                     |  |
| e <sub>n</sub>       | Output Noise Voltage              | BW = 10 Hz to 100 kHz, $C_{OUT}$ = 1 $\mu$ F                                                                         | 45      |                 |               | μVrms                      |  |
| Output<br>Capacitor  | Output Filter Capacitance (6)     | $V_{BAT} = 3.05V \text{ to } 6V,$ $I_{OUT} = 1\text{mA to } 150 \text{ mA}$                                          |         | 1               | 22            | μF                         |  |
|                      | Output Filter Capacitance ESR (7) | $V_{BAT} = 3.05V \text{ to } 6V,$<br>$I_{OUT} = 1\text{mA to } 150 \text{ mA}$                                       |         | 5               | 500           | mΩ                         |  |
| Thermal              | Thermal Shutdown Temperature (8)  |                                                                                                                      | 160     |                 |               | °C                         |  |
| Shutdown             | Thermal Shutdown Hysteresis       |                                                                                                                      | 20      |                 |               | °C                         |  |

- (1) The output voltage changes slightly with line voltage. An increase in the line voltage results in a slight increase in the output voltage and vice versa
- (2) The output voltage changes slightly with load current. An increase in the load current results in a slight decrease in the output voltage and vice versa.
- (3) This electrical specification is ensured by design.
- (4) Dropout voltage is the input-to-output voltage difference at which the output voltage is 100 mV below its normal value. This specification does not apply for input voltages below 2.7V.
- (5) Turn-on time is that between the enable input just exceeding V<sub>IH</sub> and the output voltage just reaching 95% of its nominal value.
- (6) Range of capacitor values for which the device will remain stable. This electrical specification is ensured by design.
- (7) Range of capacitor ESR values for which the device will remain stable. This electrical specification is ensured by design.
- (8) The built-in thermal shut-down of the LDO is also used to put all Ai and Bi outputs in tristate mode.



Figure 3. Output AC Line Regulation



Figure 4. PSRR Input Perturbation



#### TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise specified:  $C_{VBAT} = 1 \mu F$ ,  $C_{VCCA} = 1 \mu F$ ,  $C_{VCCB} = 1 \mu F$ ,  $V_{BAT} = 3.3 V$ ,  $V_{CCA} = 1.8 V$ ,  $T_A = 25 ^{\circ} C$ .







#### **APPLICATION HINTS**

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, the LP3928 requires external capacitors for regulator stability. The LP3928 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### INPUT CAPACITOR

An input capacitance of  $\cong$  1  $\mu$ F is required between the LP3928  $V_{BAT}$  pin and ground (the amount of the capacitance may be increased without limit).

This capacitor must be located a distance of not more than 1 cm from the  $V_{BAT}$  pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be specified by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will be  $\cong$  1  $\mu$ F over the entire operating temperature range.

#### **FAST ON-TIME**

The LP3928 utilizes a speed up circuitry to ramp up the internal  $V_{REF}$  voltage to its final value to achieve a fast output turn on time.



#### **CAPACITOR CHARACTERISTICS**

The LP3928 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the range of 1  $\mu$ F to 4.7  $\mu$ F range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical 1  $\mu$ F ceramic capacitor is in the range of 20 m $\Omega$  to 40 m $\Omega$ , which easily meets the ESR requirement for stability by the LP3928.

The ceramic capacitor's capacitance can vary with temperature.

Most large value ceramic capacitors (≅ 2.2 µF) are manufactured with Z5U or Y5V temperature characteristics, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

A better choice for temperature coefficient in ceramic capacitor is X7R, which holds the capacitance within ±15%.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1 µF to 4.7 µF range.

Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

#### **OUTPUT CAPACITOR**

The LP3928 is designed specifically to work with very small ceramic output capacitors, any ceramic capacitor (dielectric types Z5U, Y5V or X7R) in 1.5  $\mu$ F to 22  $\mu$ F range with 5 m $\Omega$  to 500 m $\Omega$  ESR range is suitable in the LP3928 application circuit.

It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see section Capacitor Characteristics).

The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR (Equivalent Series Resistance) value which is within a stable range.

The output capacitor should be placed as near to the V<sub>CCB</sub> pin as possible.

#### **NO-LOAD STABILITY**

The LDO of the LP3928 will remain stable and in regulation with no external load connected to the LDO output  $V_{CCB}$ . This is especially important in CMOS RAM keep-alive applications.

#### LEVEL SHIFTER DIRECTION CONTROL AND LATCH CLOCK

The direction of the level shifter is set to  $Ax \rightarrow Bx$  by pulling the DIRx pin to high. The direction of each of the three channels can be set individually. In this mode a change at the LatchClk pin has no effect.

A low at the DIRx pin sets the direction to  $Bx\rightarrow Ax$ . If EN2 is set to high (enabling latch mode), a rising edge of LatchClk will update Ax depending on the level at Bx. A falling edge of LatchClk will not change Ax.

#### **DSBGA ASSEMBLY**

For assembly recommendations of DSBGA package please refer to TI Application Note AN-1112(SNVS009).

#### **DSBGA LIGHT SENSITIVITY**

Exposing the DSBGA device to direct sunlight will cause misoperation of the device. Light sources such as Halogen lamps can effect electrical performance if brought near to the device.

The wavelengths which have most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has very little effect on performance.

A DSBGA test board was brought to within 1 cm of a fluorescent desk lamp and the effect on the regulated output voltage was negligible, showing a deviation of less than TBD from nominal.

Product Folder Links: LP3928



#### **OPERATION MODES, EN1 AND EN2**

The output of the LDO ( $V_{CCB}$ ) is turned off and the level shifter channels are set to a high Z state by pulling the enable input pins EN1 and EN2 low.

EN1=0 and EN2=1 turns the LDO on and the level shifter off.

EN1=1 and EN2=0 turns the LDO on and the latch of the level shifter is bypassed in B to A direction. The Latch Clock is not used in this mode. The LatchClk pin should not be left floating but actively terminated.

EN1=1 and EN2=1 turns the LDO on and activates the latch in B to A direction.

To assure proper operation, the signal source used to drive the EN input pins must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under Level Shifter DC Voltage Levels.

Both pins, EN1 and EN2 must be actively terminated.





## **REVISION HISTORY**

| Changes from Original (April 2013) to Revision A |                                                    |  |    |  |
|--------------------------------------------------|----------------------------------------------------|--|----|--|
| •                                                | Changed layout of National Data Sheet to TI format |  | 12 |  |



## PACKAGE OPTION ADDENDUM

29-Aug-2015

#### **PACKAGING INFORMATION**

| Orderable Device    | Status | Package Type | Package | Pins I | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|---------------------|--------|--------------|---------|--------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                     | (1)    |              | Drawing |        | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| LP3928TLX-1828/NOPB | ACTIVE | DSBGA        | YZR     | 16     |         | TBD      | Call TI          | Call TI       |              | L8B            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





29-Aug-2015



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity