## HI1171 8-Bit, 40 MSPS, High Speed D/A Converter FN3662 Rev.3.00 October 26, 2005 #### **Features** | Throughput Rate40MHz | Z | |-----------------------------------|---| | • Resolution | t | | Integral Linearity Error 0.25 LSE | 3 | | Low Glitch Noise | | | • Single Supply Operation +5\ | / | | Low Power Consumption (Max) 80mW | V | | | | - Evaluation Board Available (HI1171-EV) - Direct Replacement for the Sony CXD1171 #### **Applications** - Wireless Telecommunications - Signal Reconstruction - Direct Digital Synthesis - Imaging - · Presentation and Broadcast Video - Graphics Displays - Signal Generators ## Description The HI1171 is an 8-bit, 40MHz, high speed D/A converter. The converter incorporates an 8-bit input data register with blanking capability, and current outputs. The HI1171 features low glitch outputs. The architecture is a current cell arrangement to provide low linearity errors. The HI1171 is available in an Industrial temperature range and is offered in a 24 lead (200 mil) SOIC plastic package. For dual version, please refer to the HI1177 Data Sheet. For triple version, please refer to the HI1178 Data Sheet. ## Ordering Information | PART<br>NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | PKG. NO. | | | |----------------|---------------------|-----------------|---------------|--|--| | HI1171JCB | -40 to 85 | 24 Ld SOIC | M24.2-S | | | | HI1171-EV | 25 | Evaluation Boar | luation Board | | | #### **Pinout** ## Typical Application Circuit # Functional Block Diagram # Absolute Maximum RatingsThermal InformationDigital Supply Voltage DVDD to DVSS+7.0VAnalog Supply Voltage AVDD to AVSS+7.0VInput VoltageVDD to VSS VOutput Current0mA to 15mAOperating Conditions-40°C to 85°C Thermal Information Thermal Resistance (Typical, Note 1) SOIC Package Maximum Junction Temperature, Plastic Package Maximum Storage Temperature Range -65°C to 150°C Maximum Lead Temperature (Soldering 10s) (SOIC - Lead Tips Only) CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: **Electrical Specifications** $AV_{DD} = +4.75V$ to +5.25V, $DV_{DD} = +4.75$ to +5.25V, $V_{REF} = +2.0V$ , $f_S = 40MHz$ , CLK Pulse Width = 12.5ns, $T_A = 25^{\circ}C$ (Note 4) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|------------------------------------|------|-----|-------|--------| | SYSTEM PERFORMANCE | | | | | | | Resolution, n | | - | 8 | - | Bits | | Integral Linearity Error, INL | f <sub>S</sub> = 40MHz (End Point) | -0.5 | - | 1.3 | LSB | | Differential Linearity Error, DNL | f <sub>S</sub> = 40MHz | - | - | ±0.25 | LSB | | Offset Error, V <sub>OS</sub> | (Note 2) | - | - | 1 | mV | | Full Scale Error, FSE (Adjustable to Zero) | (Note 2) | - | - | ±13 | LSB | | Full Scale Output Current, I <sub>FS</sub> | | - | 10 | 15 | mA | | Full Scale Output Voltage, V <sub>FS</sub> | | 1.9 | 2.0 | 2.1 | V | | Output Voltage Range, V <sub>FSR</sub> | | 0.5 | 2.0 | 2.1 | V | | DYNAMIC CHARACTERISTICS | · | • | • | • | | | Throughput Rate | See Figure 7 | 40.0 | - | - | MHz | | Glitch Energy, GE | R <sub>OUT</sub> = 75Ω | - | 30 | - | pV-s | | Differential Gain, ΔA <sub>V</sub> (Note 3) | | - | 1.2 | - | % | | Differential Phase, Δφ (Note 3) | | - | 0.5 | - | Degree | | REFERENCE INPUT | <u>.</u> | • | • | | | | Voltage Reference Input Range | | 0.5 | - | 2.0 | V | | Reference Input Resistance | (Note 3) | 1.0 | - | - | MΩ | | DIGITAL INPUTS | <u>.</u> | • | • | • | | | Input Logic High Voltage, V <sub>IH</sub> | (Note 3) | 3.0 | - | - | V | | Input Logic Low Voltage, V <sub>IL</sub> | (Note 3) | - | - | 1.5 | V | | Input Logic Current, I <sub>IL</sub> , I <sub>IH</sub> | (Note 3) | - | - | ±5.0 | μΑ | | Digital Input Capacitance, CIN | (Note 3) | - | 5.0 | - | pF | | TIMING CHARACTERISTICS | | | | | | | Data Setup Time, t <sub>SU</sub> | See Figure 1 | 5 | - | - | ns | | Data Hold Time, t <sub>HLD</sub> | See Figure 1 | 10 | - | - | ns | <sup>1.</sup> $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. ## | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------|---------------------------------------|------|------|------|-------| | Propagation Delay Time, t <sub>PD</sub> | See Figure 9 | - | 10 | - | ns | | Settling Time, t <sub>SET</sub> (to <sup>1</sup> / <sub>2</sub> LSB) | See Figure 1 | - | 10 | 15 | ns | | CLK Pulse Width, t <sub>PW1</sub> , t <sub>PW2</sub> | See Figure 1 | 12.5 | - | = | ns | | POWER SUPPLY CHARACTERISITICS | | | | | | | IAV <sub>DD</sub> | 14.3MHz, at Color Bar Data Input | = | 10.9 | 11.5 | mA | | IDV <sub>DD</sub> | 14.3MHz, at Color Bar Data Input | - | 4.2 | 4.8 | mA | | Power Dissipation | 200Ω load at 2V <sub>P-P</sub> Output | - | - | 80 | mW | #### NOTES: - 2. Excludes error due to external reference drift. - 3. Parameter guaranteed by design or characterization and not production tested. - 4. Electrical specifications guaranteed only under the stated operating conditions. ## **Timing Diagram** # **Typical Performance Curves** FIGURE 2. OUTPUT FULL SCALE VOLTAGE vs REFERENCE VOLTAGE FIGURE 3. OUTPUT RESISTANCE vs GLITCH ENERGY FIGURE 4. OUTPUT FULL SCALE VOLTAGE vs AMBIENT TEMPERATURE # Pin Descriptions | _ | | · | |----------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 PIN<br>SOIC | PIN<br>NAME | PIN DESCRIPTION | | 1-8 | D0(LSB) thru<br>D7(MSB) | Digital Data Bit 0, the Least Significant Bit thru Digital Data Bit 7, the Most Significant Bit. | | 9 | BLNK | Blanking Line, used to clear the internal data register to the zero condition when High, normal operation when Low. | | 10, 13 | DV <sub>SS</sub> | Digital Ground. | | 11 | VB | Voltage Bias, connect a 0.1μF capacitor to DV <sub>SS</sub> . | | 12 | CLK | Data Clock Pin 100kHz to 40MHz. | | 14 | AV <sub>SS</sub> | Analog Ground. | | 15 | I <sub>REF</sub> | Current Reference, used to set the current range. Connect a resistor to AV <sub>SS</sub> that is 16 times greater than the resistor on I <sub>OUT1</sub> . (See Typical Applications Circuit). | | 16 | $V_{REF}$ | Input Reference Voltage used to set the output full scale range. | | 17 | VG | Voltage Ground, connect a 0.1μF capacitor to AV <sub>DD</sub> . | | 18, 19, 22 | AV <sub>DD</sub> | Analog Supply 4.75V to 7V. | | 20 | l <sub>OUT1</sub> | Current Output Pin. | #### Pin Descriptions (Continued) | 24 PIN<br>SOIC | PIN<br>NAME | PIN DESCRIPTION | |----------------|-------------------|-------------------------------------------------------------------------------------| | 21 | I <sub>OUT2</sub> | Current Output pin used for a virtual ground connection. Usually connected to AVSS. | | 23, 24 | DV <sub>DD</sub> | Digital Supply 4.75V to 7V. | ### **Detailed Description** The HI1171 is an 8-bit, current out D/A converter. The DAC can convert at 40MHz and run on a single +5V supply. The architecture is an encoded, switched current cell arrangement. #### **Voltage Output Mode** The output current of the HI1171 can be converted into a voltage by connecting an external resistor to $I_{OUT1}$ . To calculate the output resistor use the following equation: $R_{OUT} = V_{FS}/I_{FS}$ where $V_{\mbox{FS}}$ can range from +0.5V to +2.0V and $I_{\mbox{FS}}$ can range from 0mA to 15mA. In setting the output current the I<sub>REF</sub> pin should have a resistor connected to it that is 16 times greater than the output resistor: $R_{REF} = 16 \times R_{OUT}$ As the values of both $R_{OUT}$ and $R_{REF}$ increase, power consumption is decreased, but glitch energy and output settling time is increased. #### **Clock Phase Relationship** The internal latch is closed when the clock line is high. The latch can be cleared by the BLNK line. When BLNK is set (HIGH) the contents of the internal data latch will be cleared. When BLNK is low data is updated by the CLK. #### **Noise Reduction** To reduce power supply noise separate analog and digital power supplies should be used with $0.1\mu F$ ceramic capacitors placed as close to the body of the HI1171 as possible. The analog (AV<sub>SS</sub>) and digital (DV<sub>SS</sub>) ground returns should be connected together back at the power supply to ensure proper operation from power up. #### **Test Circuits** FIGURE 5. MAXIMUM CONVERSION SPEED TEST CIRCUIT © Copyright Intersil Americas LLC 1997-2005. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> ## Test Circuits (Continued) FIGURE 6. DC CHARACTERISTICS TEST CIRCUIT FIGURE 7. PROPAGATION DELAY TIME TEST CIRCUIT FIGURE 8. SET UP HOLD TIME AND GLITCH ENERGY TEST CIRCUIT