### HA-5137A 63MHz, Ultra-Low Noise Precision Operational Amplifier FN2908 Rev 5.00 April 2000 The HA-5137 operational amplifier features an unparalleled combination of precision DC and wideband high speed characteristics. Utilizing the Intersil Dielectric Isolation technology and advanced processing techniques, this unique design unites low noise (3nV/ $\sqrt{Hz}$ ) precision instrumentation performance with high speed (20V/µs) wideband capability. This amplifier's impressive list of features include low VOS (10µV), wide gain bandwidth (63MHz), high open loop gain (1800V/mV), and high CMRR (126dB). Additionally, this flexible device operates over a wide supply range (±5V to ±20V) while consuming only 140mW of power. Using the HA-5137 allows designers to minimize errors while maximizing speed and bandwidth in applications requiring gains greater than five. This device is ideally suited for low level transducer signal amplifier circuits. Other applications which can utilize the HA-5137's qualities include instrumentation amplifiers, pulse or RF amplifiers, audio preamplifiers, and signal conditioning circuits. This device can easily be used as a design enhancement by directly replacing the 725, OP25, OP06, OP07, OP27 and OP37 where gains are greater than five. For the military grade product, refer to the HA-5137/883 data sheet. ### **Pinout** #### **Features** | • Slew Rate20V/μs | |-------------------------------------------------------| | • Wide Gain Bandwidth (A <sub>V</sub> $\geq$ 5) 63MHz | | • Low Noise | | • Low V <sub>OS</sub> | | • High CMRR | | • High Gain | ### **Applications** - · High Speed Signal Conditioners - Wide Bandwidth Instrumentation Amplifiers - Low Level Transducer Amplifiers - Fast, Low Level Voltage Comparators - · Highest Quality Audio Preamplifiers - Pulse/RF Amplifiers - For Further Design Ideas See Application Note AN553 ### Ordering Information | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>NO. | | |-------------|---------------------|-------------|-------------|--| | HA7-5137A-5 | 0 to 75 | 8 Ld CERDIP | F8.3A | | #### CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. For differential input voltages greater than 0.7V, the input current must be limited to 25mA to protect the back-to-back input diodes. - 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ### **Electrical Specifications** $V_{SUPPLY} = \pm 15V, C_L \le 50pF, R_S \le 100\Omega$ | PARAMETER | TEST CONDITIONS | TEMP.<br>(°C) | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------------|---------------|-------|-------|------|-------------------| | INPUT CHARACTERISTICS | | | | ı | | | | Offset Voltage | | 25 | = | 10 | 25 | μV | | | | Full | = | 30 | 60 | μV | | Average Offset Voltage Drift | | Full | - | 0.2 | 0.6 | μV/°C | | Bias Current | | 25 | - | 10 | 40 | nA | | | | Full | - | 20 | 60 | nA | | Offset Current | | 25 | - | 7 | 35 | nA | | | | Full | - | 15 | 50 | nA | | Common Mode Range | | Full | ±10.3 | ±11.5 | - | V | | Differential Input Resistance (Note 3) | | 25 | 1.5 | 6 | - | MΩ | | Input Noise Voltage (Note 4) | 0.1Hz to 10Hz | 25 | = | 0.08 | 0.18 | μV <sub>Р-Р</sub> | | Input Noise Voltage Density | f = 10Hz | 25 | = | 3.5 | 8.0 | nV/√Hz | | (Note 5) | f = 100Hz | 25 | = | 3.1 | 4.5 | nV/√Hz | | | f = 1000Hz | 25 | = | 3.0 | 3.8 | nV/√Hz | | Input Noise Current Density | f = 10Hz | 25 | = | 1.7 | 4.0 | pA/√Hz | | (Note 5) | f = 100Hz | 25 | = | 1.0 | 2.3 | pA/√Hz | | | f = 1000Hz | 25 | = | 0.4 | 0.6 | pA/√Hz | | TRANSFER CHARACTERISTICS | | | | | | p. 0 / 1 | | Large Signal Voltage Gain | $R_L = 2k\Omega$ , | 25 | 1000 | 1800 | - | V/mV | | | $V_{OUT}^- = \pm 10V$ | Full | 600 | 1200 | - | V/mV | | Common Mode Rejection Ratio | V <sub>CM</sub> = ±10V | Full | 114 | 126 | - | dB | | Minimum Stable Gain | | 25 | 5 | - | - | V/V | | Gain-Bandwidth-Product | f = 10kHz | 25 | 60 | 80 | - | MHz | | | f = 1MHz | 25 | - | 63 | - | MHz | | OUTPUT CHARACTERISTICS | - | | | | | | | Output Voltage Swing | $R_L = 600\Omega$ | 25 | ±10.0 | ±11.5 | - | V | | | $R_L = 2k\Omega$ | Full | ±11.7 | ±13.8 | - | V | | Full Power Bandwidth (Note 6) | - | 25 | 220 | 320 | - | kHz | | Output Resistance | Open Loop | 25 | - | 70 | - | Ω | | Output Current | · | 25 | 16.5 | 25 | - | mA | | TRANSIENT RESPONSE (Note 7) | | | | I. | | | | Rise Time | | 25 | - | - | 100 | ns | | Slew Rate | $V_{OUT} = \pm 3V$ | 25 | 14 | 20 | - | V/µs | | Settling Time | Note 8 | 25 | - | 1.0 | - | μS | | Overshoot | | 25 | - | 20 | 40 | % | | POWER SUPPLY CHARACTERISTICS | I | | | | | 1 | | Supply Current | | 25 | - | 3.5 | - | mA | | | | Full | = | - | 4.0 | mA | ### $\mbox{Electrical Specifications} ~~ \mbox{$V_{SUPPLY} = \pm 15V$, $C_L \le 50pF$, $R_S \le 100\Omega$ (Continued) }$ | | | TEMP. | | | | | |------------------------------|-----------------------------|-------|-----|-----|-----|-------| | PARAMETER | TEST CONDITIONS | (°C) | MIN | TYP | MAX | UNITS | | Power Supply Rejection Ratio | $V_S = \pm 4V$ to $\pm 18V$ | Full | - | 2 | 4 | μV/V | ### NOTES: - 3. This parameter value is based upon design calculations. - 4. Refer to Typical Performance section of the data sheet. - 5. The limits for this parameter are based on lab characterization, and reflect lot-to-lot variation. 6. Full power bandwidth guaranteed based on slew rate measurement using: FPBW = $\frac{\text{Slew Rate}}{2\pi \text{V}_{\text{PEAK}}}$ - 7. Refer to Test Circuits section of the data sheet. - 8. Settling time is specified to 0.1% of final value for a 10V output step and $A_V = -5$ . ### Test Circuits and Waveforms FIGURE 1. LARGE AND SMALL SIGNAL RESPONSE TEST CIRCUIT Vertical Scale: Input = 1V/Div. Output = 5V/Div. Horizontal Scale: 1µs/Div. LARGE SIGNAL RESPONSE Vertical Scale: Input = 20mV/Div. Output = 100mV/Div. Horizontal Scale: 100ns/Div. ### **SMALL SIGNAL RESPONSE** FIGURE 2. SETTLING TIME TEST CIRCUIT ### Schematic Diagram ### Application Information NOTE: Tested Offset Adjustment Range is $|V_{OS} + 1mV|$ minimum referred to output. Typical range is $\pm 4mV$ with $R_P = 10k\Omega$ . FIGURE 3. SUGGESTED OFFSET VOLTAGE ADJUSTMENT NOTE: Low resistances are preferred for low noise applications as a $1k\Omega$ resistor has $4nV/\sqrt{Hz}$ of thermal noise. Total resistances of greater than $10k\Omega$ on either input can reduce stability. In most high resistance applications, a few picofarads of capacitance across the feedback resistor will improve stability. FIGURE 4. SUGGESTED STABILITY CIRCUITS ### **Typical Performance Curves** Unless Otherwise Specified: $T_A = 25$ °C, $V_{SUPPLY} = \pm 15V$ FIGURE 6. NOISE CHARACTERISTICS # $\textit{Typical Performance Curves} \quad \text{Unless Otherwise Specified: } T_{A} = 25^{o}C, \ V_{SUPPLY} = \pm 15V \ \ \textit{(Continued)}$ FIGURE 7. NOISE vs SUPPLY VOLTAGE FIGURE 9. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 11. PSRR vs FREQUENCY FIGURE 8. CMRR vs FREQUENCY FIGURE 10. BANDWIDTH AND SLEW RATE vs SUPPLY VOLTAGE FIGURE 12. CLOSED LOOP GAIN AND PHASE vs FREQUENCY ## **Typical Performance Curves** Unless Otherwise Specified: $T_A = 25^{\circ}C$ , $V_{SUPPLY} = \pm 15V$ (Continued) FIGURE 13. $A_{VOL}$ AND $V_{OUT}$ vs LOAD RESISTANCE FIGURE 15. SUPPLY CURRENT vs TEMPERATURE FIGURE 17. OPEN LOOP GAIN AND PHASE vs FREQUENCY FIGURE 14. NORMALIZED SLEW RATE vs TEMPERATURE FIGURE 16. V<sub>OUT</sub> MAX (UNDISTORTED SINEWAVE OUTPUT) vs FREQUENCY $$\begin{split} A_{CL} &= 25,000 \text{V/V} \\ \text{Horizontal Scale} &= 1\text{s/Div.} \\ \text{Vertical Scale} &= 0.002 \mu \text{V/Div., E}_N = 0.08 \mu \text{V}_{P-P} \text{ RTI} \end{split}$$ FIGURE 18. PEAK-TO-PEAK NOISE VOLTAGE (0.1Hz TO 10Hz) ### Die Characteristics **DIE DIMENSIONS:** 104 mils x 65 mils x 19 mils $2650 \mu m \ x \ 1650 \mu m \ x \ 483 \mu m$ **METALLIZATION:** Type: Al, 1% Cu Thickness: 16kÅ ±2kÅ SUBSTRATE POTENTIAL (POWERED UP): V- **PASSIVATION:** Type: Nitride (Si $_3$ N $_4$ ) over Silox (SiO $_2$ , 5% Phos.) Silox Thickness: 12kÅ $_{\circ}^{\pm}$ 2kÅ Nitride Thickness: 3.5kÅ ±1.5kÅ TRANSISTOR COUNT: 63 PROCESS: Bipolar Dielectric Isolation ### Metallization Mask Layout #### HA-5137A ### Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass overrun - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH # F8.3A MIL-STD-1835 GDIP1-T8 (D-4, CONFIGURATION A) 8 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INCHES | | MILLIM | | | |--------|-----------|------------------|-----------|------------------|-------| | SYMBOL | MIN | MAX | MIN MAX | | NOTES | | Α | - | 0.200 | - | 5.08 | - | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | D | - | 0.405 | - | 10.29 | 5 | | Е | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | е | 0.100 | BSC | 2.54 | BSC | - | | eA | 0.300 | BSC | 7.62 | BSC | - | | eA/2 | 0.150 BSC | | 3.81 BSC | | - | | L | 0.125 | 0.200 | 3.18 5.08 | | - | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | S1 | 0.005 | - | 0.13 | - | 7 | | α | 90° | 105 <sup>0</sup> | 90° | 105 <sup>0</sup> | - | | aaa | - | 0.015 | - | 0.38 | - | | bbb | - | 0.030 | - | 0.76 | - | | ccc | - | 0.010 | - | 0.25 | - | | M | - | 0.0015 | - | 0.038 | 2, 3 | | N | 8 | 3 | 8 | 8 | | Rev. 0 4/94 © Copyright Intersil Americas LLC 2000. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>