HI-539 Precision, 4-Channel, Low-Level, Differential Multiplexer FN3149 Rev 3.00 August 2003 The Intersil HI-539 is a monolithic, 4-Channel, differential multiplexer. Two digital inputs are provided for channel selection, plus an Enable input to disconnect all channels. Performance is guaranteed for each channel over the voltage range $\pm 10 \text{V},$ but is optimized for low level differential signals. Leakage current, for example, which varies slightly with input voltage, has its distribution centered at zero input volts. In most monolithic multiplexers, the net differential offset due to thermal effects becomes significant for low level signals. This problem is minimized in the HI-539 by symmetrical placement of critical circuitry with respect to the few heat producing devices. Supply voltages are $\pm 15 \text{V}$ and power consumption is only 2.5 mW. ## **Ordering Information** | PART NUMBER | TEMP.<br>RANGE (°C) | PACKAGE | PKG.<br>DWG.# | | |-------------|---------------------|--------------|---------------|--| | HI1-0539-5 | 0 to 75 | 16 Ld CERDIP | F16.3 | | #### **Pinouts** HI-539 (CERDIP) TOP VIEW #### Features | • | Differential Performance, Typical: | |---|------------------------------------------------| | | - Low Δr <sub>ON</sub> , 125°C | | | - Low ∆I <sub>D(ON)</sub> , 125 <sup>o</sup> C | | | - Low $\triangle$ Charge Injection 0.1p0 | | | - Low Crosstalk | | • | Settling Time, ±0.01% | | | Wide Supply Range +5V to +18V | - · Break-Before-Make Switching - · No Latch-Up ## **Applications** - · Low Level Data Acquisition - · Precision Instrumentation - · Test Systems #### **TRUTH TABLE** | | | | ON CHANNEL TO | | | |----|----------------|----------------|---------------|------|--| | EN | A <sub>1</sub> | A <sub>0</sub> | OUT A OUT B | | | | L | Х | Х | None | None | | | Н | L | L | 1A | 1B | | | Н | L | Н | 2A | 2B | | | Н | Н | L | 3A | 3B | | | Н | Н | Н | 4A | 4B | | #### **Absolute Maximum Ratings** Thermal Information $\theta_{JA}$ (°C/W) $\theta_{JC}$ (°C/W) Thermal Resistance (Typical, Note 1) CERDIP Package..... Maximum Junction Temperature Digital Input Voltage (V $_{EN},\,$ V $_{A})\,$ . . . . . . . . . . . . . . . . . V- to V+ Maximum Storage Temperature Range.....-65°C to 150°C **Operating Conditions** Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . . . . 300°C Temperature Range CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. **Electrical Specifications** Supplies = $\pm 15V$ , $V_{EN} = 4V$ , $V_{AH}$ (Logic Level High) = 4V, $V_{AL}$ (Logic Level Low) = 0.8V, Unless Otherwise Specified | PARAMETER | TEST<br>CONDITIONS | TEMP<br>(°C) | MIN | TYP | MAX | UNITS | |---------------------------------------------------|--------------------|--------------|-----|------|-------|-------| | DYNAMIC CHARACTERISTICS | , | ' | 1 | " | " | | | Access Time, t <sub>A</sub> | | 25 | - | 250 | 750 | ns | | | | Full | - | - | 1,000 | ns | | Break-Before-Make Delay, t <sub>OPEN</sub> | | 25 | 30 | 85 | - | ns | | | | Full | 30 | - | - | ns | | Enable Delay (ON), t <sub>ON(EN)</sub> | | 25 | - | 250 | 750 | ns | | | | Full | - | - | 1,000 | ns | | Enable Delay (OFF), t <sub>OFF(EN)</sub> | | 25 | - | 160 | 650 | ns | | | | Full | - | - | 900 | ns | | Settling Time | To 0.01% | 25 | - | 0.9 | - | μS | | Charge Injection (Output) | | Full | - | 3 | - | pC | | Δ Charge Injection (Output) | | Full | - | 0.1 | - | pC | | Charge Injection (Input) | | Full | - | 10 | - | pC | | Differential Crosstalk | Note 4 | 25 | - | -124 | - | dB | | Single Ended Crosstalk | Note 4 | 25 | - | -100 | - | dB | | Channel Input Capacitance, C <sub>S(OFF)</sub> | | Full | - | 5 | - | pF | | Channel Output Capacitance, C <sub>D(OFF)</sub> | | Full | - | 7 | - | pF | | Channel On Output Capacitance, C <sub>D(ON)</sub> | | Full | - | 17 | - | pF | | Input to Output Capacitance, C <sub>DS(OFF)</sub> | Note 5 | Full | - | 0.08 | - | pF | | Digital Input Capacitance, C <sub>A</sub> | | Full | - | 3 | - | pF | | DIGITAL INPUT CHARACTERISTICS | | • | | | | | | Input Low Threshold, V <sub>AL</sub> | | Full | - | - | 0.8 | V | | Input High Threshold, V <sub>AH</sub> | | Full | 4.0 | - | - | V | | Input Leakage Current (High), I <sub>AH</sub> | | Full | - | - | 1 | μΑ | | Input Leakage Current (Low), I <sub>AL</sub> | | Full | - | - | 1 | μА | | ANALOG CHANNEL CHARACTERISTICS | | | | | | | | Analog Signal Range, V <sub>IN</sub> | | Full | -10 | - | +10 | V | # | PARAMETER | TEST<br>CONDITIONS | TEMP<br>(°C) | MIN | TYP | MAX | UNITS | |------------------------------------------------|-------------------------|--------------|-----|-------|----------|-------| | On Resistance, r <sub>ON</sub> | V <sub>IN</sub> = 0V | 25 | - | 650 | 850 | Ω | | | | Full | - | 800 | 1K | Ω | | | V <sub>IN</sub> = ±10V | 25 | - | 700 | 900 | Ω | | | | Full | - | 900 | 1.1K | Ω | | Δr <sub>ON,</sub> (Side A-Side B) | V <sub>IN</sub> = 0V | 25 | - | 4.0 | 24 | Ω | | | | Full | - | 4.0 | 24 | Ω | | | V <sub>IN</sub> = ±10V | 25 | - | 4.5 | 27 | Ω | | | | Full | - | 4.5 | 27 | Ω | | Off Input Leakage Current, I <sub>S(OFF)</sub> | Condition 0V | 25 | - | 30 | - | pA | | | (Note 2) | Full | - | 0.2 | 1 | nA | | | Condition ±10V | 25 | - | 100 | - | pA | | | (Note 2) | Full | - | 0.5 | 2.5 | nA | | ΔI <sub>S(OFF)</sub> , (Side A-Side B) | Condition 0V | 25 | - | 3 | - | pA | | | | Full | - | 0.02 | 0.2 | nA | | | Condition ±10V | 25 | - | 10 | - | pA | | | • | Full | - | 0.05 | 0.5 | nA | | Off Output Leakage Current, | Condition 0V | 25 | - | 30 | - | pA | | I <sub>D(OFF)</sub> | (Note 2) | Full | - | 0.2 | 1 | nA | | | Condition ±10V (Note 2) | 25 | - | 100 | - | pA | | | | Full | - | 0.5 | 2.5 | nA | | ΔI <sub>D(OFF)</sub> , (Side A-Side B) | Condition 0V | 25 | - | 3 | - | pA | | | | Full | - | 0.02 | 0.2 | nA | | | Condition ±10V | 25 | - | 10 | - | pA | | | | Full | - | 0.05 | 0.5 | nA | | On Channel Leakage Current, I <sub>D(ON)</sub> | Condition 0V | 25 | - | 50 | - | pA | | , , | (Note 2) | Full | - | 0.5 | 2.5 | nA | | | Condition ±10V | 25 | - | 150 | - | pA | | | (Note 2) | Full | - | 0.8 | 4.0 | nA | | ΔI <sub>D(ON)</sub> , (Side A-Side B) | Condition 0V | 25 | - | 10 | _ | pA | | | | Full | - | 0.05 | 0.5 | nA | | | Condition ±10V | 25 | - | 30 | _ | pA | | | | Full | - | 0.08 | 0.8 | nA | | Differential Offset Voltage, ΔVOS | Note 3 | 25 | - | 0.02 | _ | μV | | | | Full | - | 0.08 | - | μV | | POWER SUPPLY CHARACTERISTICS | | | | | <u> </u> | 1 | | Power Dissipation, P <sub>D</sub> | | 25 | - | 2.3 | _ | mW | | - | | Full | - | - | 45 | mW | | Current, I+ | | 25 | - | 0.150 | - | mA | | | | Full | _ | - | 2.0 | mA | #### **Electrical Specifications** Supplies = $\pm$ 15V, V<sub>EN</sub> = 4V, V<sub>AH</sub> (Logic Level High) = 4V, V<sub>AL</sub> (Logic Level Low) = 0.8V, Unless Otherwise Specified (Continued) | PARAMETER | TEST<br>CONDITIONS | TEMP<br>(°C) | MIN | TYP | MAX | UNITS | |----------------------|--------------------|--------------|-----|-------|-----|-------| | Current, I- | | 25 | - | 0.001 | - | mA | | | | Full | - | - | 1.0 | mA | | Supply Voltage Range | | Full | ±5 | ±15 | ±18 | V | #### NOTES: - 2. See Figures 2B, 2C, 2D. The condition $\pm 10V$ means: - $$\begin{split} &I_{S(OFF)} \text{ and } I_{D(OFF)}: \\ &(V_S = +10V, V_D = -10V), \text{ then} \\ &(V_S = -10V, V_D = +10V) \\ &I_{D(ON)}: \ \ (+10V, \text{ then } -10V) \end{split}$$ - 3. ΔV<sub>OS</sub> (Exclusive of thermocouple effects) = r<sub>ON</sub> ΔI<sub>D(ON)</sub> + I<sub>D(ON)</sub> Δr<sub>ON</sub>. See Applications section for discussion of additional V<sub>OS</sub> error. - 4. V<sub>IN</sub> = 1kHz, 15V<sub>P-P</sub> on all but the selected channel. See Figure 7. - 5. Calculated from typical Single-Ended Crosstalk performance. # **Test Circuits and Waveforms** Unless Otherwise Specified $T_A = 25^{\circ}C$ , $V_{+} = +15V$ , $V_{-} = -15V$ , $V_{AH} = 4V$ and $V_{AL} = 0.8V$ $V_{IN} = 0V$ 800 ON RESISTANCE (ଛ) 700 600 500 125 TEMPERATURE (°C) FIGURE 1A. TEST CIRCUIT FIGURE 1B. ON RESISTANCE vs TEMPERATURE FIGURE 1C. ON RESISTANCE vs ANALOG INPUT VOLTAGE FIGURE 1D. ON RESISTANCE vs SUPPLY VOLTAGE FIGURE 1. ON RESISTANCE # $\textbf{\textit{Test Circuits and Waveforms}} \quad \text{Unless Otherwise Specified T}_{A} = 25^{o}\text{C}, \ V+ = +15\text{V}, \ V- = -15\text{V}, \ V_{AH} = 4\text{V} \ \text{and} \ V_{AL} = 0.8\text{V} \ \textbf{(Continued)}$ FIGURE 2A. LEAKAGE CURRENT vs TEMPERATURE FIGURE 2B. I<sub>D(OFF)</sub> TEST CIRCUIT (NOTE 6) †Similar Connection For Side "B" FIGURE 2D. I<sub>D(ON)</sub> TEST CIRCUIT (NOTE 6) +15V/+10V ## FIGURE 2C. I<sub>S(OFF)</sub> TEST CIRCUIT (NOTE 6) NOTE: 6. Three measurements = $\pm 10V$ , $\mp 10V$ , and 0V. FIGURE 2. LEAKAGE CURRENT FIGURE 3A. SUPPLY CURRENT vs TOGGLE FREQUENCY A +Isupply V<sub>A</sub> (N) 1N 1A A<sub>0</sub> (N) 1N 2A IN 3A IN 3A IN 4A V<sub>A</sub> (HIGH = 4.0V LOW = 0V 50% DUTY CYCLE (A) -Isupply †Similar Connection For Side "B" FIGURE 3B. TEST CIRCUIT FIGURE 3. DYNAMIC SUPPLY CURRENT RENESAS # $\textbf{\textit{Test Circuits and Waveforms}} \quad \text{Unless Otherwise Specified T}_{A} = 25^{o}\text{C}, \ \text{V+} = +15\text{V}, \ \text{V-} = -15\text{V}, \ \text{V}_{AH} = 4\text{V} \ \text{and} \ \text{V}_{AL} = 0.8\text{V} \ \textbf{(Continued)}$ FIGURE 4A. ACCESS TIME vs LOGIC LEVEL (HIGH) FIGURE 4B. TEST CIRCUIT FIGURE 4C. MEASUREMENT POINTS FIGURE 4D. WAVEFORMS FIGURE 4. ACCESS TIME FIGURE 5A. MEASUREMENT POINTS FIGURE 5B. TEST CIRCUIT # $\textbf{\textit{Test Circuits and Waveforms}} \quad \text{Unless Otherwise Specified T}_{A} = 25^{o}\text{C}, \ V+ = +15\text{V}, \ V- = -15\text{V}, \ V_{AH} = 4\text{V} \ \text{and} \ V_{AL} = 0.8\text{V} \ \textbf{(Continued)}$ FIGURE 5C. WAVEFORMS FIGURE 5. BREAK-BEFORE-MAKE DELAY FIGURE 6A. MEASUREMENT POINTS FIGURE 6B. TEST CIRCUIT FIGURE 6C. WAVEFORMS FIGURE 6. ENABLE DELAYS # Test Circuits and Waveforms Unless Otherwise Specified T<sub>A</sub> = 25°C, V+ = +15V, V- = -15V, V<sub>AH</sub> = 4V and V<sub>AL</sub> = 0.8V (Continued) †AD606 or BB3630, for example FIGURE 7B. DIFFERENTIAL CROSSTALK TEST CIRCUIT #### FIGURE 7. CROSSTALK ## Application Information #### General The HI-539 accepts inputs in the range -15V to +15V, with performance guaranteed over the $\pm 10$ V range. At these higher levels of analog input voltage it is comparable to the HI-509, and is plug-in compatible with that device (as well as the HI-509A). However, as mentioned earlier, the HI-539 was designed to introduce minimum error when switching low level inputs. Special care is required in working with these low level signals. The main concern with signals below 100mV is that noise, offset voltage, and other aberrations can represent a large percentage error. A shielded differential signal path is essential to maintain a noise level below $50\mu V_{RMS}$ . ### Low Level Signal Transmission The transmission cable carrying the transducer signal is critical in a low level system. It should be as short as practical and rigidly supported. Signal conductors should be tightly twisted for minimum enclosed area to guard against pickup of electromagnetic interference, and the twisted pair should be shielded against capacitively coupled (electrostatic) interference. A braided wire shield may be satisfactory, but a lapped foil shield is better since it allows only $^{1}/_{10}$ as much leakage capacitance to ground per foot. A key requirement for the transmission cable is that it presents a balanced line to sources of noise interference. This means an equal series impedance in each conductor plus an equally distributed impedance from each conductor to ground. The result should be signals equal in magnitude but opposite in phase at any transverse plane. Noise will be coupled in phase to both conductors, and may be rejected as common-mode voltage by a differential amplifier connected to the multiplexer output. Coaxial cable is not suitable for low level signals because the two conductors (center and shield) are unbalanced. Also, ground loops are produced if the shield is grounded at both ends by standard BNC connectors. If coax must be used, carry the signal on the center conductors of two equal-length cables whose shields are terminated only at the transducer end. As a general rule, terminate (ground) the shield at one end only, preferably at the end with greatest noise interference. This is usually the transducer end for both high and low level signals. #### Watch Small ∆V Errors Printed circuit traces and short lengths of wire can add substantial error to a signal even after it has traveled hundreds of feet and arrived on a circuit board. Here, the small voltage drops due to current flow through connections of a few milliohms must be considered, especially to meet an accuracy requirement of 12 bits or more. Table 1 is a useful collection of data for calculating the effect of these short connections. (Proximity to a ground plane will lower the values of inductance.) As an example, suppose the HI-539 is feeding a 12-bit converter system with an allowable error of $\pm^{1}/_{2}$ LSB ( $\pm 1.22$ mV). If the interface logic draws 100mA from the 5V supply, this current will produce 1.28mV across 6 inches of #24 wire; more than the error budget. Obviously, this digital current must not be routed through any portion of the analog ground return network. #### TABLE 1. | | EQUIVALENT WIDTH OF | DO DEGICTANOS | INDUCTANCE DED | IMPEDANCE | PER FOOT | |-----------|------------------------------|---------------------------|----------------|----------------|----------| | WIRE GAGE | P.C. CONDUCTOR<br>(2 oz. Cu) | DC RESISTANCE<br>PER FOOT | FOOT | 60Hz | 10kHz | | 18 | 0.47" | $0.0064\Omega$ | 0.36μΗ | $0.0064\Omega$ | 0.0235Ω | | 20 | 0.30" | 0.0102Ω | 0.37μΗ | 0.0102Ω | 0.0254Ω | | 22 | 0.19" | 0.0161Ω | 0.37μΗ | 0.0161Ω | 0.0288Ω | | 24 | 0.12" | 0.0257Ω | 0.40μΗ | 0.0257Ω | 0.0345Ω | | 26 | 0.075" | 0.041Ω | 0.42μΗ | 0.041Ω | 0.0488Ω | | 28 | 0.047" | 0.066Ω | 0.45μΗ | 0.066Ω | 0.0718Ω | | 30 | 0.029" | 0.105Ω | 0.49μΗ | 0.105Ω | 0.110Ω | | 32 | 0.018" | 0.168Ω | 0.53μΗ | 0.168Ω | 0.171Ω | ## Provide Path For IBIAS The input bias current for any DC-coupled amplifier must have an external path back to the amplifier's power supply. No such path exists in Figure 8A, and consequently the amplifier output will remain in saturation. A single large resistor (1M $\Omega$ to 10M $\Omega$ ) from either signal line to power supply common will provide the required path, but a resistor on each line is necessary to preserve accuracy. A single pair of these bias current resistors on the HI-539 output may be used if their loading effect can be tolerated (each forms a voltage divider with ron). Otherwise, a resistor pair on each input channel of the multiplexer is required. The use of bias current resistors is acceptable only if one is confident that the sum of signal plus common-mode voltage will remain within the input range of the multiplexer/amplifier combination. Another solution is to simply run a third wire from the low side of the signal source, as in Figure 8B. This wire assures a low common-mode voltage as well as providing the path for bias currents. Making the connection near the multiplexer will save wire, but it will also unbalance the line and reduce the amplifier's common-mode rejection. ### Differential Offset, AVOS There are two major sources of $\Delta V_{OS}$ . That part due to the expression $(r_{ON} \ \Delta l_{D(ON)} + l_{D(ON)} \ \Delta r_{ON})$ becomes significant with increasing temperature, as shown in the Electrical Specifications tables. The other source of offset is the thermocouple effects due to dissimilar materials in the signal path. These include silicon, aluminum, tin, nickel-iron and (often) gold, just to exit the package. For the thermocouple effects in the package alone, the constraint on $\Delta V_{OS}$ may be stated in terms of a limit on the difference in temperature for package pins leading to any channel of the HI-539. For example, a difference of 0.13 $^{\rm O}C$ produces a $5\mu V$ offset. Obviously, this $\Delta T$ effect can dominate the $\Delta V_{OS}$ parameter at any temperature unless care is taken in mounting the HI-539 package. Temperature gradients across the HI-539 package should be held to a minimum in critical applications. Locate the HI-539 far from heat producing components, with any air currents flowing lengthwise across the package. FIGURE 8A. NOTE: The amplifier in Figure 8A is unusable because its bias currents cannot return to the power supply. Figure 8B shows two alternative paths for these bias currents: either a pair of resistors, or (better) a third wire from the low side of the signal source. FIGURE 8B. ## Die Characteristics #### **DIE DIMENSIONS:** 92 mils x 100 mils #### **METALLIZATION:** Type: AlCu Thickness: 16kÅ ±2kÅ # SUBSTRATE POTENTIAL (NOTE): -V<sub>SUPPLY</sub> ### **PASSIVATION:** Type: Nitride Over Silox Nitride Thickness: 3.5kÅ ±1kÅ Silox Thickness: 12kÅ ±2.0kÅ ## **WORST CASE CURRENT DENSITY:** $2.54 \times 10^5 \text{ A/cm}^2 \text{ at } 20\text{mA}$ ### TRANSISTOR COUNT: 236 #### PROCESS: CMOS-DI NOTE: The substrate appears resistive to the $-V_{SUPPLY}$ terminal, therefore it may be left floating (Insulating Die Mount) or it may be mounted on a conductor at $-V_{SUPPLY}$ potential. # Metallization Mask Layout HI-539 ## Ceramic Dual-In-Line Frit Seal Packages (CERDIP) #### NOTES: - Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. - The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied. - Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. - Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2. - 5. This dimension allows for off-center lid, meniscus, and glass overrun. - 6. Dimension Q shall be measured from the seating plane to the base plane. - 7. Measure dimension S1 at all four corners. - 8. N is the maximum number of terminal positions. - 9. Dimensioning and tolerancing per ANSI Y14.5M 1982. - 10. Controlling dimension: INCH. F16.3 MIL-STD-1835 GDIP1-T16 (D-2, CONFIGURATION A) 16 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE | | INC | HES | MILLIN | | | | |--------|-----------|------------------|----------|------------------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | Α | - | 0.200 | - | 5.08 | - | | | b | 0.014 | 0.026 | 0.36 | 0.66 | 2 | | | b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 | | | b2 | 0.045 | 0.065 | 1.14 | 1.65 | - | | | b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 | | | С | 0.008 | 0.018 | 0.20 | 0.46 | 2 | | | c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 | | | D | - | 0.840 | - | 21.34 | 5 | | | E | 0.220 | 0.310 | 5.59 | 7.87 | 5 | | | е | 0.100 BSC | | 2.54 BSC | | - | | | eA | 0.300 | 0.300 BSC | | BSC | - | | | eA/2 | 0.150 | 0.150 BSC | | BSC | - | | | L | 0.125 | 0.200 | 3.18 | 5.08 | - | | | Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 | | | S1 | 0.005 | - | 0.13 | - | 7 | | | α | 90° | 105 <sup>o</sup> | 90° | 105 <sup>o</sup> | - | | | aaa | - | 0.015 | - | 0.38 | - | | | bbb | - | 0.030 | - | 0.76 | - | | | ссс | - | 0.010 | - | 0.25 | - | | | М | - | 0.0015 | - | 0.038 | 2, 3 | | | N | 1 | 16 | | 16 | | | Rev. 0 4/94 © Copyright Intersil Americas LLC 1999-2003. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>